Technical Reference Manual for PP 41x/03x CompactPCI<sup>®</sup> Intel<sup>®</sup> Core Duo<sup>®</sup> Processor Intelligent Dual PMC Carrier

Manual Order Code 560 0024 Rev 04 January 2007

Concurrent Technologies Inc

3840 Packard Road Suite 130 Ann Arbor, MI 48108 USA Tel: (734) 971 6309 Fax: (734) 971 6350

E-mail: info@gocct.com

#### **Concurrent Technologies Plc**

4 Gilberd Court Newcomen Way Colchester, Essex CO4 9WN United Kingdom Tel: (+44) 1206 752626 Fax: (+44) 1206 751116

http://www.gocct.com

## NOTES

Information furnished by Concurrent Technologies is believed to be accurate and reliable. However, Concurrent Technologies assumes no responsibility for any errors contained in this document and makes no commitment to update or to keep current the information contained in this document. Concurrent Technologies reserves the right to change specifications at any time without notice.

Concurrent Technologies assumes no responsibility either for the use of this document or for any infringements of the patent or other rights of third parties which may result from its use. In particular, no license is either granted or implied under any patent or patent rights belonging to Concurrent Technologies.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Concurrent Technologies.

All companies and product names are trademarks of their respective companies.

## CONVENTIONS

Throughout this manual the following conventions will apply:

- # or \* after a name represents an active low signal. e.g. INIT\* or INIT#
- h denotes a hexadecimal number. e.g. FF45h
- byte represents 8-bits
- word represents 16-bits
- dword represents 32-bits

## NOTATIONAL CONVENTIONS

| NOTE:    | Notes provide general additional information.                                    |
|----------|----------------------------------------------------------------------------------|
| WARNING: | Warnings provide indication of board malfunction if they are not observed.       |
|          |                                                                                  |
| CAUTION: | Cautions provide indications of board or system damage if they are not observed. |

| AC'97  | Audio CODEC 1997                                    |
|--------|-----------------------------------------------------|
|        | Advanced Configuration and Power Interface          |
| APIC   | Advanced Programmable Interrupt Controller          |
| ATA    | AT Attachment                                       |
| BIOS   | Basic Input Output System                           |
| BMC    | Baseboard Management Controller                     |
|        | Complementary Metal Oxide Semiconductor             |
|        |                                                     |
| CODEC  |                                                     |
|        | Compacter Ci                                        |
|        | Central Processing Unit                             |
| CRT    | Cathode Ray Tube                                    |
| DDR    |                                                     |
| DDR2   | Double Data Rate, second generation                 |
| DIB    | Dual Independent Bus                                |
| DIL    |                                                     |
|        | Error Checking and Correcting                       |
|        | Enhanced Integrated Drive Electronics               |
| EMC    | Electromagnetic Compatibility                       |
| EPROM  | Electrically Programmable Read Only Memory          |
| EEPROM | Electrically Erasable Programmable Read Only Memory |
| FRU    | Field Replacement Unit                              |
| FWH    | Firmware Hub                                        |
|        | Memory Controller Hub                               |
| ICH    | I/O Controller Hub                                  |
|        | Institute of Electrical and Electronics Engineers   |
| I/O    |                                                     |
|        | Intelligent Platform Management Bus                 |
| IPMI   | Intelligent Platform Management Interface           |
| LED    | Light Emitting Diode                                |
| LFM    |                                                     |
| LPC    | Low Pin Count                                       |
| N/A    | Not Applicable or Not Available                     |
| NC     |                                                     |
|        | Non Maskable Interrupt                              |
| PC-AT  | Personal Computer-Advanced Technology               |
|        | Peripheral Component Interconnect                   |
|        | PCI Industrial Computer Manufacturers Group         |
|        | Programmable Interrupt Controller                   |
|        | Deripheral Interface Medule                         |
|        | Peripheral Interface Module                         |
| PMC    | Periodic Interrupt Timer                            |
| POST   |                                                     |
|        |                                                     |
| PRST   |                                                     |
|        | Restriction of Hazardous Substances                 |
| RST    |                                                     |
| RTC    |                                                     |
|        | Rear Transition Module or Transition Module         |
| SATA   |                                                     |
| SDR    |                                                     |
|        | Synchronous Dynamic Random Access Memory            |
|        | System Management Bus                               |
|        | Satellite Management Controller                     |
| SMI    | System Management Interrupt                         |
| SMM    | System Management Mode                              |
| USB    | Universal Serial Bus                                |
| XMC    | Switched Mezzanine Card                             |
|        |                                                     |

## **REVISION HISTORY**

| Revision | Summary of Changes                                                                                                                                               | Date           |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 01       | First Release                                                                                                                                                    | August 2006    |
| 02       | Corrected J3 and J5 pin-out tables; changed AD PP5/001-3x references to AD PP5/001-4xU                                                                           | September 2006 |
| 03       | Changes for Rev B board; updated default positions on 3<br>switches: 'PMC 2 PCI-X Enable', 'PMC 2 PCI Speed' and<br>'BIOS Defaults'; updated SM722 PCI Device ID | September 2006 |
| 04       | Changes for Rev C board, added E-Series details, added<br>Core 2 Duo support, added AD PP5/003 RTM details, various<br>minor corrections and clarifications.     | January 2007   |

| 1              |                                                                          | 1-1  |
|----------------|--------------------------------------------------------------------------|------|
| 1.1            | General                                                                  | 1-1  |
| 1.2            | The PP 41x/03x - Main Features                                           |      |
| 1.2.1          | Central Processor                                                        |      |
| 1.2.2          | Cache Memories                                                           |      |
| 1.2.3          | Chipset                                                                  |      |
| 1.2.4<br>1.2.5 | SDRAM<br>PCI Busses                                                      |      |
| 1.2.5          | EPROM                                                                    |      |
| 1.2.7          | CompactFlash™                                                            |      |
| 1.2.8          | EIDE Controllers                                                         |      |
| 1.2.9          | USB                                                                      |      |
| 1.2.10         | PMC Interfaces                                                           |      |
| 1.2.11         | Ethernet Controllers<br>CompactPCI Interface                             |      |
| 1.2.12         | System Management                                                        |      |
| 1.2.14         | Serial Communications                                                    |      |
| 1.2.15         | Graphics                                                                 |      |
| 1.2.16         | Keyboard and Mouse                                                       |      |
| 1.2.17         | Real Time Clock (RTC)                                                    |      |
| 1.3            | Rear Transition Module Peripheral Functions                              |      |
| 1.3.1          | AD PP5/001-4xU Peripheral Functions                                      |      |
| 1.3.2<br>1.3.3 | AD PP5/002-0x Peripheral Functions<br>AD PP5/003-0x Peripheral Functions |      |
| 1.3.3          | Additional Board Options                                                 |      |
| 1.4            | Extended Temperature Options                                             |      |
|                |                                                                          |      |
| 1.6            | Compliance to RoHS 2002/95/EC                                            |      |
| 2              | HARDWARE INSTALLATION                                                    |      |
| 2.1            | General                                                                  | 2-1  |
| 2.2            | Unpacking and Inspection                                                 | 2-2  |
| 2.3            | Default Jumper and Switch Settings                                       |      |
| 2.4            | Front Panel Indicators and Controls                                      | 2-4  |
| 2.4.1          | Run LED (R) Green                                                        |      |
| 2.4.2          | POST LED (P) Yellow                                                      | 2-4  |
| 2.4.3          | Ethernet Speed LED (SPD) Yellow                                          |      |
| 2.4.4          | Ethernet Link/Activity LED (LK/ACT) Green                                |      |
| 2.4.5<br>2.4.6 | User LED (U) Red<br>Hot-Swap LED (HS) Blue                               |      |
| 2.4.7          | EIDE Activity LED (I) Yellow                                             |      |
| 2.4.8          | Switch (SW)                                                              |      |
| 2.5            | On-board CompactFlash Site                                               | 2-6  |
| 2.6            | Battery Installation/Replacement                                         | 2-7  |
| 2.7            | Installation of On-Board Mass Storage                                    |      |
| 2.7.1          | Hard Disk Storage Kit (AD CP1/DR1)                                       |      |
| 2.7.2          | CompactFlash Storage Kit (AD 200/001)                                    |      |
| 2.8            | Adding or Replacing DRAM Modules                                         | 2-11 |
| 2.9            | Installing or Removing a PMC Module                                      |      |
| 2.9.1          | PMC Site 2 Bus Speed and Mode Selection                                  |      |

| 2.10                     | CompactPCI Operating Mode Selection                              | 2-15               |
|--------------------------|------------------------------------------------------------------|--------------------|
| 2.11<br>2.11.1<br>2.11.2 | Reset Sources<br>CompactPCI Reset<br>External Reset              | 2-17<br>2-18       |
| 2.11.3                   | CompactPCI Push Button Reset                                     |                    |
| 2.12<br>2.12.1           | Installation and Power-up<br>Non Hot Swap Procedure - Installing | 2-20               |
| 2.12.2                   | Non Hot Swap Procedure - Removing                                | 2-21               |
| 2.12.3<br>2.12.4         | Hot Swap Procedure - Installing<br>Hot Swap Procedure - Removing | 2-21<br>2-22       |
| 3                        | SOFTWARE INSTALLATION                                            | 3-1                |
| 3.1                      | Starting up for the first time                                   | 3-1                |
| 3.2                      | Bootloading from CD-ROM                                          | 3-2                |
| 3.3                      | Installing Microsoft® Windows® Operating Systems                 | 3-3                |
| 3.4                      | Installing RedHat® Linux®                                        | 3-4                |
| 4                        | MASS STORAGE INTERFACES                                          | 4-1                |
| 4.1                      | EIDE Interfaces                                                  | 4-1                |
| 4.2                      | SATA Interfaces                                                  | 4-1                |
| 5                        | ETHERNET INTERFACES                                              | 5-1                |
| 5.1                      | Rear Ethernet Configuration                                      | 5-1                |
| 5.2                      | PICMG 2.16 Configuration                                         | 5-1                |
| 5.3                      | Ethernet Interface Identification                                | 5-1                |
| 6                        | OTHER INTERFACES                                                 | 6-1                |
| 6.1                      | Serial Ports                                                     |                    |
| 6.1.1<br>6.1.2           | PC BIOS Serial Console<br>PC BIOS Serial Console Port            |                    |
| 6.2                      | Keyboard and Mouse Ports                                         | 6-4                |
| 6.3                      | Graphics (VGA) Controller                                        | 6-4                |
| 6.4                      | Real-Time Clock                                                  | 6-4                |
| 6.5                      | Universal Serial Bus (USB)                                       | 6-4                |
| 6.6                      | Power On Self Test LED/Speaker                                   | 6-4                |
| 6.7                      | Audio                                                            | 6-4                |
| 7                        | INTELLIGENT PLATFORM MANAGEMENT INTERFACE                        | 7-1                |
| 7.1                      | Introduction                                                     | 7-1                |
| 7.2                      | IPMI Compatibility                                               | 7-2                |
| 7.3                      | IPMI Overview                                                    |                    |
| 7.3.1<br>7.3.2           | Message Passing<br>Events                                        |                    |
| 7.3.3                    | System Event Log                                                 | 7-3                |
| 7.3.4<br>7.3.5           | Sensors<br>Sensor Data Records                                   | <i>1-</i> 4<br>7-4 |
|                          |                                                                  |                    |

| 7.3.6<br>7.3.7                                                                                                                                                                                      | Field Replaceable Unit Inventory Data<br>Watchdog                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.4.1<br>7.4.4.2<br>7.4.4.3<br>7.4.4.3<br>7.4.4.4<br>7.4.4.5<br>7.4.4.6<br>7.4.4.5<br>7.4.4.6<br>7.4.4.7<br>7.4.4.8<br>7.4.4.9<br>7.4.4.10<br>7.4.4.11 | Supported Commands<br>Get Self Test Results Command<br>Watchdog Commands<br>SEL and SDR Commands<br>Sensor Commands<br>Board and CPU Temperature Sensors<br>Fan Monitor<br>Board Voltage Sensors<br>CompactPCI Slot Number<br>CompactPCI BDSEL Signal<br>CompactPCI BDSEL Signal<br>CompactPCI PRESENT Signal<br>CompactPCI PRESENT Signal.<br>Hot Swap Control Power Good<br>Hot Swap Control Power Fail<br>Ejector Handle<br>Power Regulators Status | 7-7<br>7-7<br>7-8<br>7-9<br>7-9<br>7-9<br>7-9<br>7-9<br>7-9<br>7-9<br>7-10           |
| 7.5<br>7.5.1<br>7.5.2<br>7.5.3<br>7.5.3.1<br>7.5.3.2<br>7.5.3.3<br>7.5.3.4<br>7.5.3.5<br>7.5.3.6<br>7.5.3.7                                                                                         | FRU Inventory Data<br>Common Header Area<br>Board Area<br>Board Area Format Version<br>Board Area Length<br>Language Code<br>Manufacturing Date and Time.<br>Manufacturer's Name<br>Board's Name<br>Serial Number<br>FRU File ID                                                                                                                                                                                                                       | 7-11<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12<br>7-12 |
| 7.6<br>7.6.1<br>7.6.2<br>7.6.3                                                                                                                                                                      | Programming Examples<br>Using the SMIC Interface<br>Using the Watchdog Timer<br>Reading Sensors                                                                                                                                                                                                                                                                                                                                                        | 7-13<br>7-16                                                                         |
| 7.7                                                                                                                                                                                                 | In System Programming                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7-21                                                                                 |
| 8 F                                                                                                                                                                                                 | LASH EPROM AND DRAM                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8-1                                                                                  |
| 8.1                                                                                                                                                                                                 | Flash EPROM                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8-1                                                                                  |
| 8.2                                                                                                                                                                                                 | DRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-1                                                                                  |
| 9 A                                                                                                                                                                                                 | DDITIONAL LOCAL I/O FUNCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                          | 9-1                                                                                  |
| 9.1                                                                                                                                                                                                 | Status & Control Register 0                                                                                                                                                                                                                                                                                                                                                                                                                            | 9-3                                                                                  |
| 9.2                                                                                                                                                                                                 | Status & Control Register 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 9-4                                                                                  |
| 9.3                                                                                                                                                                                                 | Status & Control Register 2                                                                                                                                                                                                                                                                                                                                                                                                                            | 9-5                                                                                  |
| 9.4                                                                                                                                                                                                 | General Purpose I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                           | 9-6                                                                                  |
| 9.5                                                                                                                                                                                                 | CPCI Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9-7                                                                                  |
| 9.6                                                                                                                                                                                                 | Interrupt Control Register                                                                                                                                                                                                                                                                                                                                                                                                                             | 9-8                                                                                  |
| 9.7<br>9.7.1                                                                                                                                                                                        | Temperature Sensor Data Register<br>Analogue Temperature Sensor Data Register                                                                                                                                                                                                                                                                                                                                                                          |                                                                                      |
| 9.8                                                                                                                                                                                                 | ACPI PM1 Control Register                                                                                                                                                                                                                                                                                                                                                                                                                              | 9-10                                                                                 |
| 9.9                                                                                                                                                                                                 | Interrupt Configuration Register                                                                                                                                                                                                                                                                                                                                                                                                                       | 9-11                                                                                 |
| 9.10                                                                                                                                                                                                | IPMI SMIC Interface                                                                                                                                                                                                                                                                                                                                                                                                                                    | 9-12                                                                                 |

| 9.10.1<br>9.10.2<br>9.10.3                                                                                                                                                                                                                                                                    | SMIC Data Register<br>SMIC Control/Status Register<br>SMIC Flags Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 9-12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.11                                                                                                                                                                                                                                                                                          | P.O.S.T. LED / Speaker                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 9-13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 9.12                                                                                                                                                                                                                                                                                          | PORT 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9-14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10 P                                                                                                                                                                                                                                                                                          | C BIOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.1                                                                                                                                                                                                                                                                                          | Entering the PC BIOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.2                                                                                                                                                                                                                                                                                          | The PC BIOS Startup Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.3                                                                                                                                                                                                                                                                                          | Boot Device Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.4<br>10.4.1<br>10.4.2<br>10.4.3<br>10.4.4<br>10.4.5<br>10.4.6<br>10.4.7<br>10.4.7.1<br>10.4.7.2<br>10.4.8                                                                                                                                                                                  | PCI Bus Resource Management<br>PCI Express Links<br>PCI Resource Allocation<br>PCI Device IDs<br>CompactPCI Bridge Configuration<br>System Controller Mode<br>Satellite Mode<br>Peripheral Mode<br>Downstream Windows<br>Upstream Windows<br>Peripheral Mode Window-Size Limitations                                                                                                                                                                                                                                                            | 10-5<br>10-5<br>10-8<br>10-9<br>10-9<br>10-9<br>10-9<br>10-9<br>10-9<br>10-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10.4.8.1                                                                                                                                                                                                                                                                                      | I/O Windows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10.4.8.2                                                                                                                                                                                                                                                                                      | Memory Mapped Windows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10.5                                                                                                                                                                                                                                                                                          | User Selectable NVRAM Defaults                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10.6<br><b>11 S</b>                                                                                                                                                                                                                                                                           | The Recovery BIOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>11 S</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.5                                                                                                                                                                                                                 | Power Management.<br>Thermal Management.<br>Thermal Monitor 1 (TM1)<br>Thermal Monitor 2 (TM2)<br>CPU Thermal Trip.<br>PC BIOS Setup Options.<br>Processor Thermal Status Indication                                                                                                                                                                                                                                                                                                                                                            | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>11 S</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4                                                                                                                                                                                                                           | Power Management<br>Thermal Management<br>Thermal Monitor 1 (TM1)<br>Thermal Monitor 2 (TM2)<br>CPU Thermal Trip<br>PC BIOS Setup Options                                                                                                                                                                                                                                                                                                                                                                                                       | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>11 S</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.5<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4                                                                                                                                                                 | Power Management.         Thermal Management.         Thermal Monitor 1 (TM1)         Thermal Monitor 2 (TM2)         CPU Thermal Trip.         PC BIOS Setup Options.         Processor Thermal Status Indication         ECC Error Logging.         Single-bit ECC Errors.         Multi-bit ECC Errors.         Background ECC Event Logging                                                                                                                                                                                                 | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>11 S</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.5<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4                                                                                                                                                                 | Power Management.         Thermal Management.         Thermal Monitor 1 (TM1)         Thermal Monitor 2 (TM2)         CPU Thermal Trip.         PC BIOS Setup Options.         Processor Thermal Status Indication         ECC Error Logging.         Single-bit ECC Errors.         Multi-bit ECC Errors.         Background ECC Event Logging.         Memory Scrubbing.                                                                                                                                                                      | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11     S       11.1     11.2       11.2.1     11.2.2       11.2.3     11.2.4       11.2.5     11.3       11.3.1     11.3.2       11.3.3     11.3.4       A     S                                                                                                                              | Power Management<br>Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-2<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul> <li>11.1</li> <li>11.2</li> <li>11.2.1</li> <li>11.2.2</li> <li>11.2.3</li> <li>11.2.4</li> <li>11.2.5</li> <li>11.3</li> <li>11.3.1</li> <li>11.3.2</li> <li>11.3.3</li> <li>11.3.4</li> <li>A S</li> <li>A.1</li> <li>A.2</li> <li>A.2.1</li> </ul>                                    | YSTEM MANAGEMENT.         Power Management.         Thermal Management.         Thermal Monitor 1 (TM1)         Thermal Monitor 2 (TM2)         CPU Thermal Trip.         PC BIOS Setup Options.         Processor Thermal Status Indication         ECC Error Logging.         Single-bit ECC Errors.         Multi-bit ECC Errors.         Background ECC Event Logging.         Memory Scrubbing.         PECIFICATIONS         Functional Specification (N Series)         Environmental Specification (N Series)         Temperature Range | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>A-1<br>A-2<br>A-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <ul> <li>11.1</li> <li>11.2</li> <li>11.2.1</li> <li>11.2.2</li> <li>11.2.3</li> <li>11.2.4</li> <li>11.2.5</li> <li>11.3</li> <li>11.3.1</li> <li>11.3.2</li> <li>11.3.3</li> <li>11.3.4</li> <li>A</li> <li>A</li> <li>A</li> <li>A.1</li> <li>A.2</li> <li>A.2.1</li> <li>A.2.2</li> </ul> | YSTEM MANAGEMENT.         Power Management.         Thermal Monitor 1 (TM1)         Thermal Monitor 2 (TM2)         CPU Thermal Trip         PC BIOS Setup Options.         Processor Thermal Status Indication         ECC Error Logging.         Single-bit ECC Errors.         Multi-bit ECC Errors.         Background ECC Event Logging.         PecificAtions         Functional Specification         Environmental Specification (N Series)         Temperature Range.         Humidity                                                 | <b>11-1</b><br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-2<br>11-3<br>11-3<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>11-4<br>1 |

| A.5.2  | CompactPCI Interface (J2) Pin-outs                     | A-7  |
|--------|--------------------------------------------------------|------|
| A.5.3  | CompactPCI Interface (J3) Pin-outs                     |      |
| A.5.4  | CompactPCI Interface (J5) Pin-outs                     |      |
| A.5.5  | On-Board Mass Storage Option Connector (P5) Pin-outs   | A-10 |
| A.5.6  | PMC Site Connectors (J11 - J14 and J21 - J24) Pin-outs | A-11 |
| A.5.7  | XMC Connector (J25) Pin-out                            |      |
| A.5.8  | Ethernet Connector (P2) Pin-out                        | A-16 |
| A.5.9  | Port 80 (S1) Pin-outs                                  | A-17 |
| A.5.10 | Shared Front Panel Connector (J6) Pin-outs             | A-18 |

| Figure 1-1  | Overview                                             | 1-1   |
|-------------|------------------------------------------------------|-------|
| Figure 2-1  | Default Jumper and Switch Settings                   | 2-3   |
| Figure 2-2  | Front Panel Indicators and Controls                  | 2-4   |
| Figure 2-3  | Front Panel Switch Function                          |       |
| Figure 2-4  | CompactFlash Site                                    |       |
| Figure 2-5  | Battery Fitting and CMOS Clear Jumper                | 2-7   |
| Figure 2-6  | Mass Storage Connector and Fixing Holes              | 2-8   |
| Figure 2-7  | Disk Drive Cable Installation                        |       |
| Figure 2-8  | CompactFlash Carrier Module Installation             | 2-10  |
| Figure 2-9  | AD 200/001 DIL Switch Settings                       | 2-10  |
| Figure 2-10 | DRAM Module Replacement                              | 2-11  |
| Figure 2-11 | PMC Site 1 V(I/O) Select Jumper                      | 2-12  |
| Figure 2-12 | PMC Site 2 Installation Diagram                      | 2-13  |
| Figure 2-13 | PMC 2 PCI Bus Speed Select and PCI-X Enable Switches | 2-14  |
| Figure 2-14 | Satellite Mode Switch                                | 2-15  |
| Figure 2-15 | CompactPCI Reset Input Switch                        | 2-17  |
| Figure 2-16 | External Reset Switch                                |       |
| Figure 2-17 | CompactPCI Push Button Reset Switch                  | 2-19  |
| Figure 6-1  | Console Switch                                       | 6-2   |
| Figure 6-2  | Console Port Switch                                  | 6-3   |
| Figure 7-1  | Firmware Mode Switch                                 | 7-21  |
| Figure 10-1 | Boot Mode Switch                                     |       |
| Figure 10-2 | BIOS Defaults Switch                                 |       |
| Figure 10-3 | Boot Type Switch                                     | 10-12 |
| Figure A-1  | Connector Layout                                     | A-5   |
| Figure A-2  | Front Panel Connectors                               |       |
| Figure A-3  | Shared Front Panel Connector Layout                  |       |

## TABLE OF TABLES

| Table 2-1<br>Table 5-1<br>Table 6-1 | Reset Configuration Options.<br>Ethernet Interface Identification | 5-1   |
|-------------------------------------|-------------------------------------------------------------------|-------|
|                                     | Serial Port Numbering                                             | 0-1   |
| Table 7-1                           | Supported IPMI Commands                                           |       |
| Table 7-2<br>Table 7-3              | Sensor ID Codes                                                   |       |
|                                     | FRU Inventory Area : Common Header Area Data                      | 7-11  |
| Table 7-4                           | FRU Inventory Area : Board Area Data                              | 7-1Z  |
| Table 9-1                           | I/O Address Map                                                   |       |
| Table 10-1                          | PCI Device Interrupt Allocations                                  | 10-6  |
| Table 10-2                          | PCI Device Numbers                                                | 10-8  |
| Table 11-1                          | CPU Operating Speed BIOS Options                                  | 11-1  |
|                                     |                                                                   | • •   |
| Table A-1                           | Voltage and Current Requirements                                  | . A-4 |
| Table A-2                           | CompactPCI J1 Interface Pin-outs                                  |       |
| Table A-3                           | CompactPCI J2 Interface Pin-outs                                  | . A-7 |
| Table A-4                           | CompactPCI J3 Interface Pin-outs                                  | . A-8 |
| Table A-5                           | CompactPCI J5 Interface Pin-outs                                  | . A-9 |
| Table A-6                           | On-Board Mass Storage Option (P5) Interface Pin-outs              | A-10  |
| Table A-7                           | PMC J11 and J21 Connector Pin-outs                                | A-11  |
| Table A-8                           | PMC J12 and J22 Connector Pin-outs                                | A-12  |
| Table A-9                           | PMC J13 and J23 Connector Pin-outs                                | A-13  |
| Table A-10                          | PMC J14 and J24 Connector Pin-outs                                |       |
| Table A-11                          | XMC J25 Connector Pin-outs                                        |       |
| Table A-12                          | Ethernet RJ-45 P2 Connector Pin-outs                              |       |
| Table A-13                          | Port 80 S1 Connector Pin-outs                                     |       |
| Table A-14                          | Shared Front Panel Connector (J6) Pin-outs                        |       |

This page has been left intentionally blank

## INTRODUCTION

## 1.1 General

This manual is a guide and reference handbook for engineers and system integrators who wish to use the Concurrent Technologies' PP 41x/03x ultra high-performance Intel® Core<sup>™</sup> Duo or Intel® Core<sup>™</sup> 2 Duo processor single board computer. The board has been designed for high-speed multiprocessing applications using a PC-AT<sup>™</sup> architecture operating in a CompactPCI Bus environment.

1

The PP 41x/03x board is available in several different variants which differ by the processor speed, the amount of fitted SDRAM and the rear Ethernet connector configuration. Currently the board is available with a 1.66 GHz Intel® Low Voltage Core Duo® processor L2400, a 2.0 GHz Intel® Core Duo® processor T2500 or a 2.16GHz Intel® Core 2 Duo® processor T7400. These models are designated PP 410/031, PP 410/032 and PP 412/032 respectively. The other configuration options are specified by a two-digit suffix to the board name; refer to the product data sheet for further details. Further details of other board options are given in Section 1.3. References to the board in this document will use the name PP 41x/03x unless they apply only to a specific variant, in which case the full name will be used.

The information contained in this manual has been written to provide users with all the information necessary to configure, install and use the PP 41x/03x as part of a system. It assumes that the user is familiar with the CompactPCI bus and PC-AT bus architectures and features.





Overview

## INTRODUCTION

## 1.2 The PP 41x/03x - Main Features

The PP 41x/03x is a member of the Concurrent Technologies range of single-board computers for the CompactPCI bus architecture. It has been designed as a powerful single board computer based upon the Intel Core Duo or the Intel Core 2 Duo processor, the Intel® E7520 and 6300ESB chipset and three Intel® 82573L Gigabit Ethernet controllers. It also provides two IEEE 1386.1 PMC sites (one of which also supports XMC), optional on-board mass storage, and interfaces for standard PC-AT based peripherals.

### 1.2.1 Central Processor

The central processor used on this board is either an Intel Core Duo processor, operating internally at 1.66 GHz or 2.0 GHz or an Intel Core 2 Duo processor, operating internally at 2.16 GHz.

Both processor types have two high performance execution cores. Those in the Core Duo processor are derived from the Intel Pentium M processor, whereas those in the Core 2 Duo processor are based on the latest Intel Core architecture. The 64-bit frontside bus is connected to the memory controller at 667 MHz to provide a maximum transfer bandwidth of 5.3 Gbytes/s. The processor is capable of addressing 4 Gbytes of physical memory all of which is cacheable, and 64 Terabytes of virtual memory.

The Intel Core Duo and Core 2 Duo processors are upwardly code-compatible with the other members of the x86 family of microprocessors. They have in-built floating point coprocessors for compatibility with 486 and 386/387 designs. The Core 2 Duo processor also supports Intel 64 architecture (i.e. 64-bit operation).

Elsewhere in this manual the processor is referenced as the Intel Core Duo processor regardless of the exact CPU chip being used.

### 1.2.2 Cache Memories

The Level 1 and Level 2 caches are both implemented on the processor die for maximum performance. Each of the two execution cores has its own Level 1 cache and they share a common Level 2 cache. The Level 1 cache is organized as 32 Kbytes of instruction cache and 32 Kbytes of data cache. The Level 2 cache stores both instructions and data. It operates at the core frequency and is based on Intel's Advanced Transfer Cache architecture. The Core Duo processor has 2 Mbytes of Level 2 cache, whereas the Core 2 Duo processor has 4 Mbytes of Level 2 cache.

### 1.2.3 Chipset

The PP 41x/03x uses the Intel E7520 and 6300ESB chipset. This is comprised of the E7520 Memory Controller Hub (MCH) and the 6300ESB I/O Controller Hub (ICH). They respectively provide North Bridge + PCI Express controller and South Bridge + PCI bus controller functionality.

The E7520 MCH interfaces to the CPU's host bus. It provides a dual-channel DDR2 SDRAM memory controller, three configurable PCI Express links and a high speed Hub Interface 1.5 which connects to the 6300ESB ICH. It supports concurrent CPU, memory, PCI Express and Hub Interface bus operations.

The 6300ESB ICH provides a 66 MHz 64-bit PCI or PCI-X bus for supporting high performance PCI devices. It also provides a 33 MHz 32-bit PCI bus. The Hub Interface supports a maximum transfer bandwidth of 266 Mbytes/s.

The 6300ESB ICH also provides a variety of peripheral functions including Serial ATA (SATA) controllers, EIDE controllers, USB 2.0 and 1.1 controllers, LPC (Low Pin Count) Bus bridge, IOAPIC interrupt controller, Real Time clock (RTC), two serial ports and other legacy PC-AT architectural functions.

The LPC Bus is used to connect to the Firmware Hub (FWH), the control and status registers and to the PC87391 Super I/O Controller on the companion AD PP5/001-4xU Transition Module. This device implements a floppy disk controller, a parallel port and two additional serial ports.

## 1.2.4 SDRAM

The SDRAM controller within the E7520 MCH supports dual DDR2 400MHz memory channels with ECC data protection. These provide a maximum memory transfer bandwidth of 6.4 Gbytes/s. The memory is implemented with DDR2 Registered ECC SODIMM modules. Two 200-pin SODIMM sockets are provided, one per channel. The board will accept modules having a capacity up to 2 Gbytes each. Hence a maximum of 4 Gbytes of memory may be fitted to the board.

### 1.2.5 PCI Busses

The 6300ESB ICH provides two of the on-board PCI busses. The primary bus is 64-bits wide and provides a high performance, up to 528 Mbytes/s, connection between the 6300ESB ICH and PMC site 1. The secondary PCI bus is 32-bits wide and provides a lower performance, up to 132 Mbytes/s, connection between the 6300ESB ICH and a Silicon Motion SM722 Graphics controller.

A PLX Technology PEX8114 PCI Express to PCI-X bridge provides a third, very high performance 64-bit PCI / PCI-X bus. This bus can operate in PCI mode at either 33 MHz or 66 MHz, or in PCI-X mode at 100 MHz and offers a bandwidth of up to 800 Mbytes/s. This bus connects to PMC site 2 and a PLX Technology PCI6540 PCI-X to PCI bridge. The latter implements the CompactPCI backplane interface. The PEX8114 is connected to the E7520 MCH by a 4-lane PCI Express link, which offers a bandwidth of up to 1 Gbyte/s in each direction.

#### 1.2.6 EPROM

The board contains a 1 Mbyte Firmware Hub (FWH) for the BIOS code and fixed data and factory test software.

#### 1.2.7 CompactFlash™

The PP 41x/03x contains an on-board CompactFlash site, which is located below PMC site 1. The CompactFlash site primarily supports Type 1 modules. Type 2 modules may be fitted subject to them not interfering mechanically with the PMC module. CompactFlash provides a flexible and cost-effective alternative to on-board Flash memory for application program and data storage.

#### 1.2.8 EIDE Controllers

The PP 41x/03x has two EIDE/Ultra ATA100 interfaces. The CompactFlash site uses the secondary EIDE interface. The primary EIDE interface is available via an on-board connector for use by the optional on-board disk drive or dual CompactFlash carrier.

### 1.2.9 USB

The PP 41x/03x provides four USB channels, one via the front panel shared console connector and three via the CompactPCI J5 connector. All four USB channels support both USB 1.1 (1.5 Mbit/s and 12 Mbits/s) and USB 2.0 (480 Mbits/s) operation.

#### **1.2.10 PMC Interfaces**

Two PMC interfaces, which support single width 64 or 32-bit PMC modules complying with the IEEE 1361.1 standard, are provided.

PMC site 1 will operate at either 33 MHz or 66 MHz and supports both 3.3V and 5V PCI signaling.

PMC site 2 will operate at either 33 MHz or 66 MHz in PCI mode or at 100 MHz in PCI-X mode. It supports only 3.3V signaling. PMC site 2 also provides an XMC connector. This connector has an 8-lane PCI Express link to the E7520 MCH, which offers a bandwidth of up to 2 Gbytes/s in each direction.

The PMC interfaces will also accept dual function and Processor PMC modules. The latter will operate only in non-Monarch mode.

## INTRODUCTION

### **1.2.11 Ethernet Controllers**

Three Intel® 82573L Gigabit Ethernet controller are used to provide high performance PCI Express to Ethernet interfaces. All three channels support 10, 100 and 1000 Mbits/s operation. One channel is routed to a front panel RJ45 connector; the other two channels are routed to the CompactPCI J3 connector.

The board can either support PICMG® 2.16 backplane networking or rear panel Ethernet. This is specified by an ordering option. A suitable Transition Module, such as the AD PP5/002-00, is required for rear panel Ethernet.

### 1.2.12 CompactPCI Interface

The PP 41x/03x is a CompactPCI compatible System Controller board. It may also act as a Peripheral board or as a Satellite board in any backplane slot. The board uses a 64-bit interface implemented with a PLX Technology PCI6540 PCI-X to PCI bridge. As a System Controller it supports PICMG 2.1 compliant Hot Swap Peripheral Boards. As a Peripheral board it may be Hot Swapped under the control of the System Controller. As a Satellite board it may be Hot Swapped under the control of an on-board microcontroller.

#### 1.2.13 System Management

The PP 41x/03x supports PICMG 2.9 system management. The IPMI SMIC interface is implemented and the CompactPCI IPMB 0 and IPMB 1 communication channels are provided. An on-board microcontroller provides the requisite IPMI functionality. The microcontroller can be configured to provide Baseboard Management Controller (BMC) functionality.

#### **1.2.14 Serial Communications**

The PP 41x/03x provides two RS232 serial data communication port. These are implemented by the 6300ESB ICH. The COM1 serial interface is available via the front panel shared console connector. Sufficient modem control signals are provided to support serial console operation or file transfers, namely TxD, RxD, RTS and CTS.

The COM2 serial interface is available via the CompactPCI J5 connector. The full set of modem control signals are provided.

A splitter cable, part number CB 26D/125-00, is required to access the interfaces on the front panel shared console connector.

### 1.2.15 Graphics

The PP 41x/03x provides analog SVGA graphics using a Silicon Motion SM722 graphics controller. This device contains 8 Mbytes of local RAM and offers resolutions up to 1280 x 1024 with 32-bit color support. The SVGA interface is accessed via the front panel shared console connector.

A splitter cable, part number CB 26D/125-00, is required to access the interfaces on the front panel shared console connector.

#### 1.2.16 Keyboard and Mouse

The PP 41x/03x supports PS/2<sup>™</sup> type keyboard and mouse interfaces. These are accessed via the front panel shared console connector.

USB keyboard and mouse are also supported. These devices may either be connected to the USB ports on the Transition Module, or be connected, via a USB hub, to the front panel shared console connector.

A splitter cable, part number CB 26D/125-00, is required to access the interfaces on the front panel shared console connector.

#### 1.2.17 Real Time Clock (RTC)

A battery backed RTC device provides PC-AT clock, calendar and configuration RAM functions. The RTC and BIOS are year 2000 compliant.

## 1.3 Rear Transition Module Peripheral Functions

Three Rear Transition Modules (RTMs) may be used with the PP 41x/03x board, namely the AD PP5/001-4xU, the AD PP5/002-0x and the AD PP5/003-0x. Each of these RTMs provides a different set of peripheral functions.

#### 1.3.1 AD PP5/001-4xU Peripheral Functions

The AD PP5/001-0x (or AD PP5/001-0xU) RTM was originally designed for use with the PP 31x/01x family of boards. It has been modified for operation with the PP 41x/03x and in this form becomes the AD PP5/001-4xU. However, it may be used with the PP 41x/03x subject to some limitations, discussed below. The main feature of the AD PP5/001-4xU is that it contains a PC87391 Super I/O controller. This device provides the following interfaces:

- Floppy disk interface for up to two floppy disk drives.
- Parallel port interface.
- Two RS232 serial interfaces.

The AD PP5/001-4xU also provides:

- 68-pin connector for PMC site 1 rear I/O.
- 68-pin connector for PMC site 2 rear I/O.
- 68-pin in-board connector for PMC site 2 SCSI.
- Two Gigabit Ethernet ports.
- One USB port.
- Two general purpose inputs.
- Two general purpose outputs.
- External Reset input.
- Fan sensor input.
- PC speaker output.

The AD PP5/001-4xU does not support the SATA, Audio and two of the USB interfaces of the PP 41x/03x.

**CAUTION:** The Compact Flash and 1.8 inch hard disk drive EIDE interfaces on the AD PP5/001-0x and AD PP5/001-3x (or AD PP5/001-0xU and AD PP5/001-3xU) are not supported by the PP 41x/03x, even though many functions are common to all these variants. Do not connect cables to the unsupported EIDE interfaces when using these Transition Modules with the PP 41x/03x.

### 1.3.2 AD PP5/002-0x Peripheral Functions

The AD PP5/002-0x RTM is specifically designed for use with the PP 41x/03x. It provides the following interfaces:

- 68-pin connector for PMC site 1 rear I/O.
- 68-pin connector plus 68-pin in-board connector for PMC site 2 rear I/O.
- 68-pin in-board connector for PMC site 2 SCSI.
- Two Serial ATA (SATA) interfaces.
- Two Gigabit Ethernet ports.
- Two USB ports.
- One RS232 serial interface (COM2).
- AC97 audio with in-board jack sockets for microphone, line input, line output and headphones.
- Two general purpose inputs.
- Two general purpose outputs.
- External Reset input.
- Fan sensor input.

## INTRODUCTION

## 1.3.3 AD PP5/003-0x Peripheral Functions

The AD PP5/003-0x RTM provides flexible PMC site rear I/O management by the use of Peripheral Interface Modules (PIMs). It provides the following interfaces:

- PIM site for PMC site 1 rear I/O.
- PIM site for PMC site 2 rear I/O.
- 68-pin in-board connector for PMC site 2 SCSI.
- Two Serial ATA (SATA) interfaces.
- One Gigabit Ethernet port.
- Two USB ports.
- One RS232 serial interface (COM2).
- AC'97 audio with in-board header for microphone, line input, line output and headphones.
- Two general purpose inputs.
- Two general purpose outputs.
- External Reset input.
- Fan sensor input.

## 1.4 Additional Board Options

The PP 41x/03x board may be ordered with one of a few factory fitted configuration options, in particular the Ethernet (on J3 connector):

- Configured for PICMG 2.16 backplane networking
- Configured for rear panel Ethernet via connectors (on RTM)

Two mezzanine mass storage options are available, namely:

- A 2.5 inch EIDE hard disk drive of at least 20 Gbyte capacity
- A dual CompactFlash carrier that also supports the Hitachi GST MicroDrive™

Refer to the PP 41x/03x datasheet for ordering information. The datasheet also details the SDRAM capacity options.

**NOTE:** The mezzanine mass storage options use the PMC site 1 area. No PMC module may be fitted in this site when a mezzanine mass storage option is fitted. PMC site 2 is not affected by fitting a mezzanine mass storage option.

A bottom side cover is available. This protects the components on the bottom side of the board from accidental damage or short circuits, particularly during hot-swap insertion and removal.

## INTRODUCTION

## 1.5 Extended Temperature Options

All variants of the board are qualified for the standard operating and storage temperature ranges indicated in Section A.2.1. Some variants of the board are available which offer a wider range of operating and storage temperatures, but certain board features are no longer available with these variants. In particular the option for on-board mass storage using a 2.5 inch hard disk drive is not supported for the extended temperature specifications.

Consult your distributor or Concurrent Technologies directly for details of the extended temperature options.

**NOTE:** A bottom side cover should not be fitted if the operating ambient temperature will exceed 55°C. This restriction is necessary to prevent overheating of some devices on the bottom side of the board.

## 1.6 Compliance to RoHS 2002/95/EC

This product is offered in a form which complies to the RoHS 2002/95/EC directive. The European Union RoHS 2002/95/EC directive restricts the use of six materials in electronic components and assemblies. Specifically, these materials are Lead (Pb), Mercury (Hg), Cadmium (Cd), Hexavalent Chromium (Cr VI), Polybrominated Biphenyls (PBB) and Polybrominated Diphenyl Ethers (PBDE). Concurrent Technologies is committed to compliance to the RoHS directive.



Some components on these boards use packaging which is not lead-free, but which complies with RoHS regulations as a result of technology-specific exemptions.

This page has been left intentionally blank

## 2.1 General

This chapter contains general information on unpacking and inspecting the PP 41x/03x after shipment, and information on how to configure board options and install the board into a CompactPCI chassis.

**CAUTION:** It is strongly advised that, when handling the PP 41x/03x and its associated components, the user should at all times wear an earthing strap to prevent damage to the board as a result of electrostatic discharge.

**CAUTION:** The heatsink used on the 2.0 GHz or 2.16 GHz processor variants of this board will be hot during and after use. Care should be taken when handling the board.

The list below outlines the steps necessary to configure and install the board. Each entry in the list refers to a section in this chapter which will provide more details of that stage of the procedure. It is recommended that the board is configured in the sequence below.

- 1) Unpack the board see Section 2.2.
- 2) Locate and familiarize yourself with the front panel indicators and controls see Section 2.4.
- 3) Check that the board jumper settings match the required operating mode. See Section 2.3 for details of the default settings and where to find more information.
- 4) Fit a Compact Flash module if required see Sections 2.5 and 2.7.
- 5) Fit the battery if necessary see Section 2.6.
- 6) Fit a Mass Storage Module if required see Section 2.7.
- 7) Change or fit DRAM SODIMMs if required see Section 2.8.
- 8) Fit the PMC modules(s) if required see Section 2.9.
- 9) Configure the board for the correct CompactPCI operating mode and for any external sources for board or system resets see Sections 2.10 and 2.11.
- 10) Install the board, using Hot Swap or non-Hot Swap procedures see Section 2.12.

## 2.2 Unpacking and Inspection

Immediately after the board is delivered to the user's premises the user should carry out a thorough inspection of the package for any damage caused by negligent handling in transit.

**CAUTION:** If the packaging is badly damaged or water-stained the user must insist on the carrier's agent being present when the board is unpacked.

Once unpacked, the board should be inspected carefully for physical damage, loose components etc. In the event of the board arriving at the customer's premises in an obviously damaged condition Concurrent Technologies or its authorized agent should be notified immediately.

## 2.3 Default Jumper and Switch Settings



Figure 2-1

**Default Jumper and Switch Settings** 

## 2.4 Front Panel Indicators and Controls

When installing or removing the board for the first time, or when checking its operation, it can be very useful to note the behavior of the LEDs on the front panel. Figure 2-2 shows the location of the LEDs, and their purpose is outlined below.



Figure 2-2

**Front Panel Indicators and Controls** 

### 2.4.1 Run LED (R) Green

The run LED indicates that activity is occurring on the LPC bus or the 32-bit PCI bus. This allows the user to quickly assess how active the busses are.

### 2.4.2 POST LED (P) Yellow

The POST LED is used to indicate that a power on self test has failed. This LED will also flash when outputting sound on the speaker.

### 2.4.3 Ethernet Speed LED (SPD) Yellow

This LED indicates the operating speed of the front panel Ethernet interface, as follows:

- Off = 10Mbits/s
- Steady On = 100Mbits/s
- Flashing = 1000Mbits/s

## 2.4.4 Ethernet Link/Activity LED (LK/ACT) Green

This LED lights when connection has been made on the front panel Ethernet interface. It will flash to indicate link activity, and during periods of high Ethernet activity the LED may switch off for several seconds.

### 2.4.5 User LED (U) Red

This LED is available for use by user software. It is manipulated via an I/O register (see Section 9.2 for details). Alternatively, the User LED may be configured to light when the CPU reaches its maximum specified operating temperature (see Section 11.2.3). In either mode, the User LED will flash rapidly if the CPU Thermal Trip activates (see Section 11.2.6).

### 2.4.6 Hot-Swap LED (HS) Blue

This LED is used when the board is hot-swapped, and lights to indicate when the board can be safely removed from the chassis.

### 2.4.7 EIDE Activity LED (I) Yellow

This LED lights when there is activity on the on-board EIDE interfaces or the SATA interfaces.

## 2.4.8 Switch (SW)

A pushbutton switch is recessed behind the front panel, and provides a means of generating a reset or NMI to the board.

The reset or NMI function is selected by the setting of the Front Panel Switch Function switch shown in Figure 2-3.



Figure 2-3

Selecting the Reset position setting will cause the board to be reset when the front panel switch is operated. If the board is in the System Controller Slot, it will also assert RST# on the CompactPCI backplane and hence will reset the other boards in the chassis. If the board is operating as a Peripheral or Satellite, it will respond to front panel resets but will not reset the other boards in the chassis.

Selecting the NMI position setting configures the switch to generate NMI when operated. No reset is generated in this case.

Front Panel Switch Function

## 2.5 On-board CompactFlash Site

A CompactFlash site is provided on the PP 41x/03x board. The site fully supports Type I modules. A Type II module or a MicroDrive may be fitted, but the user should be aware that these are 5.0mm tall and therefore encroach into the clearance zone between the PP 41x/03x board and PMC module. This may cause an interference problem if the PMC module also encroaches into this clearance zone.

The CompactFlash site is located under PMC site 1 as shown in Figure 2-4 below. The site faces the top edge of the board, hence the board must be removed from the chassis in order to insert or remove the module. To fit a module, orient it such that the connector end is facing the socket and the label side is away from the board, and gently slide it into the socket.



Figure 2-4

CompactFlash Site

The module will normally be adequately retained by the card edge guide of the chassis. However, holes are provided for the supplied retaining strap.

To fit the strap, place it over the module, insert the two screws supplied with the strap from the bottom side of the board and tighten the screws. Do not over tighten the screws.

**NOTE:** If the board is likely to be subject to mechanical vibration a suitable thread lock compound applied to the screws should be considered.

## 2.6 Battery Installation/Replacement

The on-board Real-Time Clock and CMOS memory used by the PC BIOS firmware are powered by a 3.3V Lithium battery when the board is powered OFF. It is advisable, for the battery to be fitted prior to using the board. Figure 2-5 shows how to do this. One battery is supplied with the board, but it is not normally fitted.

If the board is operated without a battery, the User Selectable NVRAM Defaults feature can be used to override the factory default NVRAM settings. See Section 10.5 for further details.



Figure 2-5

**Battery Fitting and CMOS Clear Jumper** 

The battery should be replaced when the voltage falls below 2.8V. Depending on the way in which the board is operated and stored, battery life should be in excess of 5 years. The life expectancy will fall if the battery is subjected to long periods at temperatures of 45°C or above. It will also fall if the battery is fitted to a board that is stored in its conductive bag even at room temperature.

**CAUTION:** When replacing the battery, proper anti-static precautions must be observed.

**WARNING:** Dispose of battery properly. DO NOT BURN. The date and time settings will need to be initialized if the battery is disconnected.

If the BIOS setup screens have been used to set up the board for an invalid configuration, or in other fault conditions, it may be useful to be able to reset the contents of the CMOS RAM and Real-Time Clock. In this case, the CMOS Clear Jumper can be used.

To clear the CMOS RAM to a known state, fit the CMOS Clear jumper and apply power. When the board is next powered down remove the jumper, otherwise CMOS RAM will again be reset.

## 2.7 Installation of On-Board Mass Storage

If an on-board mass storage option has been ordered, it will be necessary to install the option at this time.

The mass storage option plugs into connector P5 and is secured via screws and spacers using the four mounting holes as shown in Figure 2-6 below.



Figure 2-6

Mass Storage Connector and Fixing Holes

### 2.7.1 Hard Disk Storage Kit (AD CP1/DR1)

The option kit comprises:

- A 2.5 inch EIDE disk drive
- A ribbon cable assembly
- Four M3 x 10mm screws
- Four M3 x 5mm spacers

The ribbon cable assembly has a 50-way connector at one end and a 44-way connector at the other end. The 50-way connector plugs into the disk drive and the 44-way plugs into P5 on the PP 41x/03x.

1) Plug the 50-way connector into the disk drive as shown in Figure 2-7 below, note the orientation.



Figure 2-7

### **Disk Drive Cable Installation**

- 2) Plug the 44-way connector into P5, note the orientation.
- 3) Fix the disk drive into position using the four screws and spacers provided. Do not over tighten the screws.

**NOTE:** If the board is likely to be subjected to mechanical vibration a suitable thread lock compound applied to the screws should be considered.

## 2.7.2 CompactFlash Storage Kit (AD 200/001)

The option kit comprises:

- A CompactFlash carrier module with attached ribbon cable
- Four M3 panhead screws



Figure 2-8

#### CompactFlash Carrier Module Installation

To install the CompactFlash carrier module, follow these instructions:

1) The M3 panhead screws may be loosely screwed into the end of the pillars, if so unscrew them.

**NOTE:** Do not unscrew the countersunk screws attaching the pillars to the circuit board.

2) Fix the module into position using the four panhead screws referred to earlier. Do not over tighten the screws.

**NOTE:** If the board is likely to be subjected to mechanical vibration a suitable thread lock compound applied to the screws should be considered.

3) Connect the captive ribbon cable connector to P5 on the PP 41x/03x board.

The CompactFlash sites are labeled CompactFlash 1 and CompactFlash 2.

If a single CompactFlash card is fitted, it should always be installed into site 1. Site 2 should be used only when two CompactFlash cards are fitted.

The CompactFlash card(s) may be retained in position by fitting short M3 screws and spacers into the holes near the long edge of the carrier. This will protect against accidental removal due to vibration or deliberate but unauthorized removal.

**NOTE:** If more than one CompactFlash module is fitted, the module in the CompactFlash 2 site must support operation as a Slave device.

The DIL switch on the AD 200/001 should be set as shown in Figure 2-9.



AD 200/001 DIL Switch Settings

## 2.8 Adding or Replacing DRAM Modules

The PP 41x/03x accepts standard 200-pin DDR2-400 Registered ECC SODIMM modules populated with 1.8V PC3200 DDR2 SDRAM. Two sockets are provided and will accommodate modules up to 2 Gbytes capacity each. Identical SODIMMs must be fitted in both sockets. Consult your distributor or Concurrent Technologies directly for details of suitable SODIMMs.

**CAUTION:** The PP 41x/03x does **not** support 64-bit non-ECC DDR2 SODIMM modules. Do **not** fit such modules otherwise damage to the board and/or modules could result.

Figure 2-10 shows the way in which SODIMMs are fitted or removed. No other changes are necessary when a SODIMM is added or removed.



## 2.9 Installing or Removing a PMC Module

The PP 41x/03x board provides jumper selectable 3.3V or 5V V(I/O) to PMC site 1 and fixed 3.3V V(I/O) to PMC site 2. Before installing a PMC module check that its V(I/O) requirements match those of the site.

**CAUTION:** Do not fit PMC modules designed for 5V V(I/O) only in PMC site 2. Doing so may cause damage to the module or the PP 41x/03x.

**NOTE:** The PP 41x/03x board is supplied with PMC blanking plates which must be removed before a new module can be fitted.



Figure 2-11

PMC Site 1 V(I/O) Select Jumper





PMC Site 2 Installation Diagram

## 2.9.1 PMC Site 2 Bus Speed and Mode Selection

The PCI bus connecting to PMC Site 2 can operate at various bus speeds and modes, namely, 33 MHz PCI, 66 MHz PCI, 66 MHz PCI-X and 100 MHz PCI-X. The bus speed and mode is determined by the settings of two option switches. These switches are shown in Figure 2-13.

Switch 1 should normally be in the ON position. This forces the bus to operate in PCI mode. If a PCI-X capable PMC module is fitted, Switch 1 should be set to the OFF position. This will allow the bus to operate in PCI-X mode.

Switch 4 sets the speed range of the bus. If Switch 4 is OFF this will be an even multiple of 25 MHz. If Switch 4 is ON this will be an even multiple of 33 MHz.

Switch 4 should normally be in the ON position. If a 100 MHz PCI-X PMC module is fitted, Switch 4 should be set to the OFF position.

**WARNING:** The PP 41x/03x cannot automatically determine the speed capability of a PCI-X capable PMC module. Switch 4 must be set correctly. If you are unsure of the speed capability of your PMC module, set Switch 4 to the ON position.

WARNING: Do not operate the PP 41x/03x board with Switch 1 OFF, Switch 4 ON and no PMC module fitted.



Figure 2-13

PMC 2 PCI Bus Speed Select and PCI-X Enable Switches

### 2.10 CompactPCI Operating Mode Selection

This is normally automatic and depends only on what type of slot the board is installed into, as detailed below:

| Slot                  | Mode                    |
|-----------------------|-------------------------|
| System Controller     | System Controller       |
| Bussed Peripheral     | Peripheral or Satellite |
| Non-Bussed Peripheral | Satellite               |

A switch is provided to force Satellite mode operation in any slot. The settings are shown in Figure 2-14. In Satellite mode the board cannot communicate on the CompactPCI bus.



Figure 2-14

Satellite Mode Switch

# HARDWARE INSTALLATION

### 2.11 Reset Sources

In addition to the front panel switch described in Section 2.4.8, the board may be reset from several external sources, as described below. Table 2-1 outlines how board and system resets can be achieved using the available jumper options.

| Mode       | Board Level Reset Sources    | System Reset Sources         | Section |
|------------|------------------------------|------------------------------|---------|
| System     | Front Panel Switch           | Front Panel Switch           | 2.4.8   |
| Controller | CompactPCI Push Button Reset | CompactPCI Push Button Reset | 2.11.3  |
|            | External Reset               | External Reset               | 2.11.2  |
| Peripheral | Front Panel Switch           | No option                    | 2.4.8   |
|            | CompactPCI RST# signal       |                              | 2.11.1  |
|            | External Reset               |                              | 2.11.2  |
| Satellite  | Front Panel Switch           | No option                    | 2.4.8   |
|            | External Reset               |                              | 2.11.2  |
|            | CompactPCI RST# signal       |                              | 2.11.1  |
|            | (optional)                   |                              |         |

 Table 2-1
 Reset Configuration Options

**NOTE:** Resets generated by hardware or software which cause a local PCI bus reset will also activate the CompactPCI backplane reset if the board is the System Controller.

### 2.11.1 CompactPCI Reset

The CompactPCI Reset signal is generated by the System Controller and is routed to all bussed Peripheral slots.

If the board is in Satellite mode, it may be preferable for it to ignore the CompactPCI Reset signal. A switch is provided to facilitate this choice. The settings are shown in Figure 2-15.



Figure 2-15

CompactPCI Reset Input Switch

# HARDWARE INSTALLATION

### 2.11.2 External Reset

When the PP 41x/03x board is used with an AD PP5/001-4xU, AD PP5/002-xx or AD PP5/003-xx Rear Transition Module, a local (board-level) reset may be generated from a connector on the RTM (see that board's Technical Reference Manual for details). The action of that connector input is controlled on the PP 41x/03x by the External Reset switch shown in Figure 2-16. This switch has no function when the PP 41x/03x is used without an RTM.



Figure 2-16

External Reset Switch

**NOTE:** Unlike the CompactPCI Push Button Reset, this facility is available when the board is installed in any slot.

#### 2.11.3 CompactPCI Push Button Reset

The Push Button Reset signal available on the J2 connector (PRST#) will cause a board reset if the board is in the System Controller slot. This input can be driven from an open collector TTL output (or discrete transistor) or normally open switch/relay contacts. To initiate the reset pull this input to 0V. This input is filtered and protected from overshoots/undershoots so no external contact debouncing is required.

This signal is not wired to Peripheral or Satellite slots.

A switch determines whether or not assertion of this signal will reset the board. The settings are shown in Figure 2-17.



Figure 2-17

**CompactPCI Push Button Reset Switch** 

# HARDWARE INSTALLATION

#### 2.12 Installation and Power-up

Before the board is installed in a CompactPCI chassis, check the following points:

The backplane V(I/O) configuration. The PP 41x/03x board supports either 5V or 3.3V V(I/O) automatically. Some CompactPCI backplanes are pre-wired for a particular voltage and others can be configured by the user. For 66 MHz CompactPCI operation the voltage must be 3.3V.

**WARNING:** V(I/O) must be wired on the backplane. If it is not wired the board will lock up during POST.

- The Power Supply Unit current capabilities. The board draws current primarily from the +5V and 3.3V rails, and the details are provided in Section A.4.
- Front panel keys. PICMG 2.10 describes a method of keying CompactPCI board front panels to individual chassis slots. Keying pins for this purpose are supplied with the board but are not fitted. The user is referred to PICMG 2.10 for information on using these keys.
- Rear Transition Module Configuration. The AD PP5/001-4xU, AD PP5/002-0x and AD PP5/003-0x Rear Transition Modules are intended for use with the PP 41x/03x board, and have switch options to configure them for rear panel Ethernet or PICMG 2.16. Refer to the appropriate Transition Module's Technical Reference manual for further details.

The board can be installed as a System Controller in the System slot or as a Peripheral or Satellite board in a Peripheral slot. In Satellite mode the CompactPCI interface is disabled and hence the board will not be recognized by the System Controller. When acting as the System Controller, the board cannot be Hot Swapped.

#### 2.12.1 Non Hot Swap Procedure - Installing

The board is installed and powered up as follows:

- a) Make sure that system power is turned OFF.
- b) Slide the board into the designated slot, making sure that the board fits neatly into the runners.
- c) Push the board into the card-cage until the J1 ... J5 connectors are firmly located. Use the injector/ejector handles for the final push.
- d) Screw the ejector handle retaining bolts into the holes in the chassis.
- e) Connect the I/O cables to the connectors on the board's front panel and fix in place with the connectors' retaining screws.
- f) If using a Transition Module, install it at the rear of the backplane and connect the I/O cables.
- g) Power-up the system. The following sequence of events should then occur:
  - The green "RUN" LED and the yellow "POST" LED on the front panel will light.
    The yellow "POST" LED will switch OFF.

If power-up does not follow the sequence described above this will indicate that the board is not operational.

**NOTE:** This sequence of events assumes the PP 41x/03x board has Concurrent Technologies standard BIOS firmware and that the board is configured to the factory setting described in Section 2.3.

#### 2.12.2 Non Hot Swap Procedure - Removing

To remove the board, shut down the application and operating system software before powering down the system, opening the ejector handles and extracting the board.

#### 2.12.3 Hot Swap Procedure - Installing

The board is installed and powered up as follows:

- a) Slide the board into the designated slot, making sure that the board fits neatly into the runners.
- b) Push the board into the card-cage until the J1 ... J5 connectors are firmly located. Use the injector/ejector handles for the final push.
- c) The following sequence of events should then occur:
  - •The blue "Hot Swap" LED will flash once.
  - •The green "RUN" LED and the yellow "POST" LED on the front panel will light.
  - •The yellow "POST" LED will switch OFF.

If power-up does not follow the sequence described above this will indicate that the board is not operational.

- a) Screw the ejector handle retaining bolts into the holes in the chassis
- b) Connect the I/O cables to the connectors on the board's front panel and fix in place with the connectors' retaining screws.
- c) If using a Transition Module, install it at the rear of the backplane and connect the I/O cables.

## HARDWARE INSTALLATION

### 2.12.4 Hot Swap Procedure - Removing

To remove the board:

- a) Open the lower ejector handle and wait for the blue "Hot Swap" LED to switch on. This may take a few seconds. Newer handles require a red button to be pressed in order to open the handle.
- b) Open both ejector handles and remove the board.

## **3 SOFTWARE INSTALLATION**

In most cases, installing operating system software on the PP 41x/03x board follows the same sequence as installing on a PC. However, there are some additional points to note. The sections below summarize the special actions required for a few common operating systems.

### 3.1 Starting up for the first time

Many operating systems running on the board will want to use the standard Real-Time Clock hardware. To maintain the date and time settings, and several other settings recorded by the PC BIOS, the battery must be fitted. When the board is first powered up, or at the first power-up after changing the battery, carry out the following steps to set up the board.

- 1) Fit a battery as shown in Section 2.6.
- 2) Make sure that the Console Mode switch is set to the correct state for the console device which will be used (VGA monitor and keyboard, or serial terminal). Most operating systems which install on the target hardware will require a monitor and keyboard during installation, even if they can subsequently be re-configured to use only a serial terminal. See Section 6.1 for details of how to configure the board for this option.
- 3) Connect any additional modules and peripherals especially any mass storage devices.
- 4) Connect the console device and power up the board. Wait for the PC BIOS to sign on and run its memory test.
- 5) When the test finishes, the BIOS may report a setup or date/time setting error. If this occurs, press the <F2> key as soon as possible after the error is reported, and carry out the following:
- 6) Set the time and date by using the cursor keys to move aroung the screen and reading the help information in the right hand screen panel.

When the time and date have been set, move the cursor to any other field on the same screen, then press the <F4> key to exit.

Press the 'y' key to accept the changes and restart.

The BIOS will then completely restart and re-run its memory test. This time it should complete and begin boot-loading. To proceed with software installation, check that all necessary mass storage devices are connected before continuing with one of the sequences below.

## SOFTWARE INSTALLATION

### 3.2 Bootloading from CD-ROM

Operating systems that install on the target hardware will generally install from CD-ROM, or may require both a CD-ROM and floppy disk. Boot-loading from floppy disk requires no special steps other than to connect the drive using an appropriate cable. To boot-load from CD-ROM, use the following procedure:

- a) While the BIOS is running its memory test, press the <ESC> key.
- b) Wait for the pop-up boot device menu to be displayed.
- c) Select the CD-ROM drive using the cursor keys, then press the <Enter> key.

### 3.3 Installing Microsoft® Windows® Operating Systems

Installing these operating systems on the PP 41x/03x is generally very similar to installing them on a desktop PC. However, Concurrent Technologies also offers a Board Support Package on CD-ROM (part number CD WIN/PC1-L0) which provides installation and configuration information, including appropriate drivers. Please refer to your supplier for further details or to obtain this package.

# SOFTWARE INSTALLATION

### 3.4 Installing RedHat® Linux®

Installing these operating systems on the PP 41x/03x is generally very similar to installing them on a desktop PC. However, in order to package all the required drivers in a convenient form for installation on a range of Concurrent Technologies boards, the company also offers a Board Support Package on CD-ROM (part number CD LNX/PC1-L0) which provides installation and configuration information, including appropriate drivers. Please refer to your supplier for further details or to obtain this package.

## 4 MASS STORAGE INTERFACES

The PP 41x/03x board has four interfaces that can be used to attach mass storage devices:

- Two Serial ATA (SATA) interfaces, which are accessible via the CompactPCI J5 connector.
- The Primary EIDE (ATA100) interface supporting the on-board Mass Storage option kits.
- The Secondary EIDE (ATA100) interface connected to the on-board Compact Flash site.

The order in which the PC BIOS firmware tries to boot-load from these drives can be changed via the BIOS Setup screen for Boot.

#### 4.1 EIDE Interfaces

The board supports two EIDE (ATA100) interfaces.

The Primary EIDE interface (also identified as IDE Channel 0) connects to a 44-pin header for use by the optional Hard Disk or CompactFlash Mass Storage Kits. Up to two EIDE peripherals may be connected to this interface. The Hard Disk kit will appear as the IDE Channel 0 Master device. The CompactFlash modules on the CompactFlash kit will appear as the IDE Channel 0 Master and IDE Channel 0 Slave devices.

The BIOS Setup screens for Main | IDE Channel 0 Master and Main | IDE Channel 0 Slave allow the user to see what is connected to this interface, and to select some characteristics of the drives manually. Normally the PC BIOS firmware will automatically determine the drive characteristics from the drives themselves.

The Secondary EIDE interface (also identified as IDE Channel 1) connects to the on-board CompactFlash socket. The CompactFlash module will appear as the IDE Channel 1 Master device.

The BIOS Setup screen for Main | IDE Channel 1 Master allows the user to see what is connected to this interface, and to select some characteristics of the module manually. Normally the PC BIOS firmware will automatically determine the module characteristics from the module itself.

#### 4.2 SATA Interfaces

The board provides two SATA-150 interfaces. These interfaces support maximum transfer rates of 150 Mbytes/s. Each interface supports connection of a single SATA device.

The BIOS Setup screens for Main | SATA Port 1 and Main | SATA Port 2 allow the user to see what is connected to these interfaces, and to select some characteristics of the drives manually. Normally the PC BIOS firmware will automatically determine the drive characteristics from the drives themselves.

This page has been left intentionally blank

## **5 ETHERNET INTERFACES**

The PP 41x/03x board is fitted with three independent 1 Gigabit Ethernet interfaces, implemented with three Intel 82573L controllers. One of these devices provides the front panel Ethernet interface, the other two provide the rear Ethernet interfaces.

The rear Ethernet interfaces can connect in different ways, depending primarily on the build configuration of the board. This configuration is indicated by the first digit of the board name suffix; refer to the data sheet for details.

By convention, in this manual the front panel Ethernet interface is numbered as 0 and the rear Ethernet interfaces are numbered as 1 and 2. Operating system drivers may renumber these devices to conform to their driver conventions.

It is possible to boot-load the board through the Ethernet interfaces by setting appropriate BIOS configuration options. See Section 10.3 for more details.

#### 5.1 Rear Ethernet Configuration

If the board is built for operation with Rear Ethernet, both of the rear 82573L interfaces connect via J3 to a Transition Module that provides the isolating "magnetics" to support standard RJ45 connectors and Category 5 cable.

### 5.2 PICMG 2.16 Configuration

If the board is built for operation with backplane networking (PICMG 2.16), both of the rear 82573L interfaces connect via J3, but the isolating "magnetics" are now also built into the PP 41x/03x board itself. This allows the board to connect directly to fabric boards via the J3 sub-plane of a PICMG 2.16 backplane. If a Transition Module is used, it must be wired or jumpered such that it does not connect to the pins on J3, which provide the Ethernet signals. The AD PP5/001-4xU, AD PP5/002-0x and AD PP5/003-0x Transition Modules are fitted with switches to provide this isolation where necessary.

#### 5.3 Ethernet Interface Identification

Table 5-1 describes how the three Ethernet interfaces are numbered on the front panels, by the BIOS and by various operating systems. In a PICMG 2.16 environment, Ethernet Interface Rear A corresponds to Link Port A and Ethernet Interface Rear B corresponds to Link Port B.

| Interface | Front Panels |            | BIOS       | Windows | Linux        |       |
|-----------|--------------|------------|------------|---------|--------------|-------|
|           | PP 410/03x   | AD PP5/001 | AD PP5/002 |         |              |       |
| Front     | Eth 0        |            |            | Front   | Connection 3 | Eth 1 |
| Rear A    |              | Eth 0      | Eth 2      | Rear A  | Connection 1 | Eth 0 |
| Rear B    |              | Eth 1      | Eth 3      | Rear B  | Connection 2 | Eth 2 |

Table 5-1 Ethernet Interface Identification

This page has been left intentionally blank

## **6 OTHER INTERFACES**

Many additional standard interfaces are provided on the PP 41x/03x board. These interfaces consist primarily of those found in a regular desktop or mobile PC, and are outlined below.

#### 6.1 Serial Ports

One RS232 serial interface is always available on the PP 41x/03x board. This interface connects via the front panel Console connector. A splitter cable, part number CB 26D/125-00, is required to access this interface.

A second RS232 serial interface is available on the J5 connector. This interface can be accessed via an in-board header on the AD PP5/002-0x Transition Module.

Two additional RS232 serial ports are provided by the Super I/O controller on the AD PP5/001-4xU Transition Module. These interfaces connect to RJ45 jacks on the RTM's front panel.

| Configuration                    | COM1                     | COM2                              | COM3                             |
|----------------------------------|--------------------------|-----------------------------------|----------------------------------|
| PP 41x/03x; no Transition Module | Front panel<br>connector | N/A                               | N/A                              |
| PP 41x/03x and AD PP5/001-4xU    | Front panel<br>connector | AD PP5/001-4xU<br>RJ45 connector  | AD PP5/001-4xU<br>RJ45 connector |
| PP 41x/03x and AD PP5/002-0x     | Front panel<br>connector | AD PP5/002-0x in-<br>board header | N/A                              |

Table 6-1 summarizes the available serial port options and the location of their connectors.

 Table 6-1
 Serial Port Numbering

All the serial ports are implemented in the PC chipset used on the board and Transition Module, using standard 16550-style devices. All the serial ports may be configured for operation at 115.2 kbaud.

# **OTHER INTERFACES**

### 6.1.1 PC BIOS Serial Console

With some operating systems, or in some applications, it is preferable to use a serial terminal as an operator console device for the board. In other cases, a standard VGA screen and PC keyboard will be required.

The PP 41x/03x can be configured for operation with either a VGA screen or keyboard or with a serial console. A board switch selects the console mode, as shown in Figure 6-1 below.

When configured in serial console mode, the PC BIOS firmware will re-direct its output to a serial port, and similarly will take its input from this port, rather than using the VGA screen and PC keyboard.



Figure 6-1

**Console Switch** 

The serial line speed used for the Serial Console mode may be selected from the BIOS Setup screen for Main configuration.

#### 6.1.2 PC BIOS Serial Console Port

When the PC BIOS is configured to use a serial port for its console, either COM1 or COM2 (on the AD PP5/001-4xU or AD PP5/002-0x Transition Module) can be selected, using the board switch shown in Figure 6-2.



Figure 6-2

**Console Port Switch** 

## **OTHER INTERFACES**

#### 6.2 Keyboard and Mouse Ports

The PP 41x/03x provides PS/2<sup>™</sup> type keyboard and mouse interfaces via the front panel Console connector. This connector also provides a USB interface, which may be used to connect a USB keyboard or mouse. A splitter cable, part number CB 26D/125-00, is required to access these interfaces.

### 6.3 Graphics (VGA) Controller

The PP 41x/03x board contains a Silicon Motion SM722 graphics controller. This device includes 8 Mbytes of graphics RAM and supports many different modes of operation including VGA and SVGA, with resolutions up to 1280 x 1024 and color depths up to 24 bits (16 million colors). It also provides both 2D and 3D acceleration. The analog CRT interface from the SM722 is routed to the front panel Console connector. A splitter cable, part number CB 26D/125-00, is required to access this interface. The digital flat panel interface of the SM722 is not used on this board.

See also Section 6.1.1 for information about how to switch the PC BIOS console device between VGA screen and keyboard, and a serial port.

#### 6.4 Real-Time Clock

A conventional PC Real-Time Clock is included on the PP 41x/03x board. This clock is Year 2000 compliant and can be powered by an on-board Lithium battery when main power to the board is removed. See Section 2.6 for more details of how to fit or replace the battery. The Clock device also provides 242 bytes of CMOS RAM, in which the PC BIOS keeps much of its setup screen data and other information.

### 6.5 Universal Serial Bus (USB)

Four USB interfaces are provided on the PP 41x/03x board. One of these is routed to the front panel Console connector; the other three are connected to the CompactPCI J5 connector. All four USB channels support both USB 1.1 and USB 2.0 and can operate at 1.5Mbits/s, 12Mbits/s or 480Mbits/s.

#### 6.6 Power On Self Test LED/Speaker

The Power On Self Test (POST) LED is connected to the PC Speaker port. A connection for this port is also made available via the CompactPCI J5 connector. This connection is driven by an open-collector device and can drive a speaker of 32 Ohm or 64 Ohm impedance.

#### 6.7 Audio

The signals for an AC'97 Audio CODEC interface are provided on the CompactPCI J5 connector. The AD PP5/002-0x Transition Module contains an AC'97 CODEC device and provides microphone, line input, line output and headphone interfaces. In-board 3.5mm jack sockets on the Transition Module provide access to these interfaces.

### 7.1 Introduction

The Intelligent Platform Management Interface (IPMI) is an industry-standard environment that allows centralized monitoring and control of a computer system. The features of the IPMI support the management of CompactPCI or other systems containing multiple intelligent modules and other standard features such as sensors for system temperature, fan failure or chassis intrusion. The IPMI specifications define the protocols used by multiple intelligent devices conforming to these specifications to communicate with each other, and in some cases with external systems used for remote monitoring and control. Provision is made in these specifications for non-volatile storage of inventory, control and status information, and to allow the IPMI subsystem to implement other system-specific features.

Although the IPMI specifications can be applied to many different types of system, the remainder of this chapter considers only how they apply to CompactPCI systems containing the PP 41x/03x board. In addition, the IPMI features of this board would normally be used with System Management Software, and the specifications and design of this software are beyond the scope of this manual. For an in-depth discussion of IPMI, the reader is referred to the original IPMI specifications. At the time of writing, these specifications are available from the World Wide Web, at the address:

#### http://www.intel.com/design/servers/ipmi/index.htm

In a practical implementation, the features of an IPMI may be used by System Management Software to implement a complete control and monitoring application. The specifications and design of this software are beyond the scope of this manual. The System Management Software will normally be run on the CompactPCI system controller board and in this role the PP 41x/03x board's local IPMI subsystem will be termed the Baseboard Management Controller (BMC). In this role the board acts as the interface between the System Management Software and the CompactPCI system chassis. The BIOS Setup screen for Advanced allows the user to force the board to act either as a BMC or as a Slave Management Controller (SMC) in any slot.

The remainder of this chapter outlines the functions provided by this board via IPMI, and details some ways in which these features can be used. For a more complete description of the IPMI protocols and implementation on Concurrent Technologies' boards, refer to the document: "Intelligent Platform Management Interface for Concurrent Technologies Boards", order code 555 0042.

### 7.2 IPMI Compatibility

This board implements a version of IPMI compatible with revision 1.5 of the IPMI specifications. It includes the mandatory elements of the PCI Industrial Computer Manufacturer's Group (PICMG) specification 2.9.

The IPMI facilities supported by the PP 41x/03x board are implemented using a microcontroller and its resident firmware with non-volatile operational data stored in EEPROM. A total of 8 Kbytes of non-volatile storage is provided for inventory, sensor and event data recording. This implementation provides a hardware interface that conforms to the Server Management Interface Controller (SMIC) type as defined in the IPMI specifications.

### 7.3 IPMI Overview

The PP 41x/03x board includes hardware and firmware that implements an IPMI as a separate resource to the main Intel Pentium M processor. The processor communicates with the IPMI subsystem through a standardized hardware interface using multi-byte message sequences, transferring one byte at a time using a handshaking protocol. Instructions can be sent to the IPMI subsystem with a command and response message pair. The IPMI subsystem may in turn communicate with additional hardware in the chassis using similar message sequences transferred over two Intelligent Platform Management Busses (IPMB). The IPMB 0 and IPMB 1 busses each provide a 2-wire interface based on the Philips® I2C protocol, and in the CompactPCI chassis connects to all boards on the CompactPCI backplane via the J1 and J2 connectors.

The IPMB 0 bus and IPMB 1 bus can connect to additional intelligent or non-intelligent devices which may act as sensors or simply data sources and sinks. These devices may include fan or power supply monitoring hardware, temperature sensors or perhaps just non-volatile memory. The IPMI specifications define data structures for these sensors that are stored in non-volatile memory, and describe both control and run-time status (event) information that can be retrieved by System Management Software.

As the IPMI subsystem on the PP 41x/03x board is separated from the main processor, many of its features can operate when main power is removed, provided that power is supplied to the board through the IPMB\_PWR pin of the J1 connector. This allows the board to be interrogated via the IPMB 0 bus even in a power-down state, which may be useful when the board is operating in Satellite mode.

The programming interface to the IPMI subsystem is via the System Management Interface Controller (SMIC). This is a set of I/O registers accessed using a polled handshaking protocol. Example software for driving this interface is provided in Section 7.6.1. When the board is acting as an SMC, software running on the local processor may only access local IPMI resources through the SMIC interface. When the board is acting as the BMC, software running on the local processor may access both on-board IPMI resources and those elsewhere on the IPMB.

The implementation of IPMI on this board provides the following functions.

#### 7.3.1 Message Passing

The flow of information in an IPMI compliant system is achieved by using messages. A transaction consists of a request and a response message pair. The interface between the System Management Software and the Baseboard Management Controller uses simple messages which contain enough information to allow a response to be generated. The "Get Message" and "Send Message" commands are used to pass information to the IPMB and embed simple messages with channel routing information.

#### 7.3.2 Events

Events can be generated whenever a system failure is detected. These events are stored in the System Event Log and can be retrieved by the System Management Software that can process the events and determine what, if any, corrective action can be taken.

#### 7.3.3 System Event Log

Events are stored in the System Event Log which is held in non-volatile memory. The System Management Software can access the System Event Log and by analyzing the events may be able to determine the sequence of events that caused the system failure.

#### 7.3.4 Sensors

The PP 41x/03x board is capable of monitoring the temperature of the board and the processor chip, the levels of the main power supply voltage rails, the status of a system fan and the board's Geographic Address (effectively its CompactPCI bus slot number). These sensors can be configured to generate events when, for example, the temperature of the processor chip exceeds a previously configured value. Sensor Data Records are used to contain information pertaining to sensors.

#### 7.3.5 Sensor Data Records

Sensor Data Records (SDRs) are used to describe the configuration and characteristics of sensors and can also be used to describe the operating characteristics of the Intelligent Platform Management Device. These Sensor Data Records are stored in a repository held in non-volatile memory. The PP 41x/03x board is supplied with pre-configured SDRs describing its onboard sensors.

#### 7.3.6 Field Replaceable Unit Inventory Data

The Field Replacement Unit (FRU) Inventory Data is stored in non-volatile memory and allows the System Management Software to determine the identity of Intelligent Platform Management devices in the system. Typically this data comprises the manufacturer's name, board name, part number, serial number, etc.

#### 7.3.7 Watchdog

The Watchdog function allows the System Management Software to protect the system from errant programs. For example, a critical program taking 3 seconds to complete may set the watchdog to expire in 5 seconds. If the watchdog expires then the system management software can take the appropriate corrective action.

### 7.4 Supported Commands

The PP 41x/03x board supports a subset of the command messages as defined in the IPMI specification. All commands, unless explicitly stated, expect a response which is generally retrieved through the SMIC interface. Commands that are not supported receive a "Invalid Command" response.

Table 7-1 list the commands supported by this board. Many of these commands are described in the IPMI specifications and no further details are provided here. The following sub-sections indicate board specific characteristics of these functions. For a complete description of the commands, refer to the documents indicated in Section 7.1.

| IPM Device<br>'Global''<br>Commands         Get Device ID<br>Broadcast Get Device ID<br>Oth Reset         06h         01h           'Global''<br>Commands         Broadcast Get Device ID<br>Oth Reset         06h         02h           Warm Reset         06h         02h           BMC Watchdog<br>Timer Commands         Reset Watchdog Timer         06h         22h           Set Watchdog Timer         06h         28h         22h           BMC Dovice and<br>Messaging<br>Commands         Get BMC Global Enables         06h         2Fh           Get Message Flags         06h         33h         3h           Get Message         06h         3h         3h           Get Channel Auth Capabilities         06h         3h         3h           Get Channel Info<br>Commands         Get Chansis Capabilities         00h         00h           Event Commands         Set Event Receiver         04h         01h           Get Device SDR         Get Device SDR         04h         2th           Sensor Device<br>Commands         Get Event Receiver         04h         0th           Get Device SDR         Get Device SDR         04h         2th           Reserve Device SDR Repository         04h         2th         2th           Get Sensor Trenshold         04h         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | NetFn | CMD |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| "Giobal"         Broadcast Get Device ID         Oth         Oth         Oth           Commands         Cold Reset         06h         02h           Warm Reset         06h         03h           Get Self Test Results         06h         02h           BMC Watchdog         Timer         06h         22h           Set Watchdog Timer         06h         22h           Set Watchdog Timer         06h         22h           Get Watchdog Timer         06h         25h           Set BMC Global Enables         06h         26h           Get Message Flags         06h         30h           Get Message Flags         06h         34h           Get Channel Info         06h         42h           Master Write-Read         06h         52h           Event Commands         Set Event Receiver         04h         01h           Get Channel Info         06h         42h         Master Write-Read         06h         52h           Event Commands         Set Event Receiver         04h         01h         1h           Get Channel Info         04h         04h         02h         2h         2h           Sensor Device         Ceft Event Receiver         04h <td></td> <td>Get Device ID</td> <td>06h</td> <td>01h</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | Get Device ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 06h   | 01h |
| CommandsCold ResetOthO2hWarm Reset06h03hGet Self Test Results06h04hBMC WatchdogReset Watchdog Timer06h22hGet Watchdog Timer06h22hGet Watchdog Timer06h22hGet BMC Global Enables06h2FhCommandsGet BMC Global Enables06h30hGet Messager Flags06h31hGet Message Flags06h33hSend Message06h33hSend Message06h33hSend Message06h34hGet Channel Auth Capabilities06h38hGet Channel Info06h52hChassis DeviceCet Chassis Capabilities00hCommandsSet Event Receiver04h00hGet Evens Receiver04h01hPlatform Event Message04h02hGet Device SDR Info04h20hGet Sensor Threshold04h22hGet Sensor Event Enable04h22hGet Sensor Event Enable04h22hGet Sensor Event Enable04h22hGet SDR Repository04h22hGet SDR Repository04h22hGet SDR Repository0Ah11hWrite FRU Data0Ah11hWrite FRU Data0Ah11hWrite FRU Data0Ah21hReserve SDR Repository Info0Ah22hGet SDR Repository Info0Ah22hGet SDR Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                     | Broadcast Get Device ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 06h   | 01h |
| Warm Reset         06h         03h           Get Self Test Results         06h         04h           BMC Watchdog<br>Timer Commands         Reset Watchdog Timer         06h         22h           Set Watchdog Timer         06h         24h           Get Watchdog Timer         06h         25h           BMC Device and<br>Messaging<br>Commands         Set BMC Global Enables         06h         25h           Get Message Flags         06h         30h         33h           Get Message Flags         06h         34h           Get Message         06h         34h           Get Channel Auth Capabilities         06h         34h           Get Channel Info         06h         42h           Master Write-Read         06h         52h           Chassis Device<br>Commands         Set Event Receiver         04h         00h           Event Commands         Set Event Receiver         04h         02h           Get Device SDR Info         04h         21h           Reserve Device SDR Repository         04h         22h           Sensor Device         Get Sensor Event Enable         04h         22h           Get Device SDR         Get Device SDR         04h         22h           Get Sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | Cold Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 06h   | 02h |
| BMC Watchdog<br>Timer Commands         Reset Watchdog Timer<br>Set Watchdog Timer         06h         22h           BMC Device and<br>Messaging<br>Commands         Set BMC Global Enables         06h         2Eh           Get BMC Global Enables         06h         30h         2Fh           Clear Message Flags         06h         31h           Get Message Flags         06h         31h           Get Message         06h         34h           Get Channel Auth Capabilities         06h         38h           Get Channel Hofo         06h         42h           Master Write-Read         06h         52h           Master Write-Read         06h         42h           Master Write-Read         06h         24h           Get Channel Info         06h         42h           Master Write-Read         06h         24h           Get Device SDR Info         04h         02h           Get Device SDR Info         04h         2h           Get Sensor Threshold         04h         2h           Get Sensor Event Enable         04h         2h           Get Sensor Event Enable         04h         2h           Get Sensor Event Enable         04h         2h           Get Sensor Event Enable<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Commanus            | Warm Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 06h   | 03h |
| BMC Watchdog Timer         O6h         24h           Get Watchdog Timer         O6h         25h           BMC Device and<br>Messaging<br>Commands         Get BMC Global Enables         06h         2Fh           Get BMC Global Enables         06h         30h         2Fh           Clear Message Flags         06h         30h         30h           Get Message Flags         06h         33h         3sh           Get Channel Auth Capabilities         06h         38h         3sh           Get Channel Info         06h         42h         Master Write-Read         06h         3sh           Get Channel Info         06h         42h         Master Write-Read         06h         2Fh           Chassis Device<br>Commands         Get Chassis Capabilities         00h         00h         0h           Event Commands         Set Event Receiver         04h         01h         2h           Platform Event Message         04h         2h         2h         2h           Sensor Device<br>Commands         Get Device SDR Info         04h         2h         2h           Set Sensor Threshold         04h         2h         2h         2h         2h         2h           Get Sensor Threshold         04h <td< td=""><td></td><td>Get Self Test Results</td><td>06h</td><td>04h</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     | Get Self Test Results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 06h   | 04h |
| Timer CommandsDef Watchody TimerOth24thBMC Device and<br>Messaging<br>CommandsSet BMC Global Enables06h2EhGet BMC Global Enables06h30hGet Message Flags06h31hGet Message Flags06h31hGet Message Flags06h34hGet Channel Auth Capabilities06h38hGet Channel Info06h52hMaster Write-Read06h52hChassis Device<br>CommandsGet Event Receiver04hPlatform Event CommandsGet Event Receiver04hPlatform Event Message04h02hGet Device SDR Info04h20hGet Sensor Threshold04h20hGet Sensor Event Enable04h20hGet Sensor Repository Info0Ah21hReserve S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>BMC</b> Watehder | Reset Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 06h   |     |
| BMC Device and<br>Messaging<br>CommandsGet Watchdog Timer06h25hBMC Device and<br>Messaging<br>CommandsGet BMC Global Enables<br>Get Message Flags06h30hGet Message Flags<br>Get Message06h31hGet Message Flags<br>Get Channel Auth Capabilities06h33hSend Message<br>Get Channel Auth Capabilities06h38hGet Channel Auth Capabilities06h38hGet Channel Auth Capabilities00h00hChassis Device<br>CommandsGet Event Receiver04hChassis Device<br>CommandsGet Event Receiver04hGet Device SDR<br>CommandsOdh22hSensor Device<br>CommandsGet Device SDR Repository04hSensor Device<br>CommandsGet Sensor Threshold04hGet Sensor Threshold04h22hSensor Device<br>CommandsGet FRU Inventory Area Info04hGet Sensor Threshold04h29hGet Sensor Reading04h20hGet Sensor Event Enable04h29hGet SENS Repository Allocation Info0Ah11hReserve SDR Repository Allocation Info0Ah21hGet SDR Repository Allocation Info0Ah21hGet SDR Repository Vine0Ah22hGet SDR Repository Vine0Ah22hGet SDR Repository Vine0Ah22hGet SDR Repository Vine0Ah22hGet SDR Repository Time0Ah22hGet SDR Repository Time0Ah22hGet SDR Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     | Set Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 06h   | 24h |
| BMC Device and<br>Messaging<br>CommandsGet BMC Global Enables<br>Clear Message Flags06h2FhGet Message Flags<br>Get Message06h31hGet Message Flags<br>Get Channel Auth Capabilities06h33hSend Message<br>Get Channel Auth Capabilities06h38hGet Channel Info<br>Get Channel Master Write-Read06h32hChassis Device<br>CommandsGet Chansis Capabilities00h00hEvent CommandsGet Chansis Capabilities00h00hEvent CommandsGet Event Receiver<br>Get Event Receiver04h00hGet Device SDR<br>Commands04h02h22hGet Device SDR<br>Get Sensor Threshold04h22hGet Sensor Threshold04h22hGet Sensor Threshold04h22hGet Sensor Threshold04h28hGet Sensor Event Enable04h29hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet Sensor Event Enable04h29hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet SDR Repository Allocation Info0Ah11hWrite FRU Data0Ah21hReserve SDR Repository Info0Ah21hGet SDR Repository Info0Ah22hGet SDR Repository Info0Ah22hGet SDR Repository Info0Ah23hGet SDR Repository Info0Ah23hGet SDR Repository Info0Ah23h<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 06h   |     |
| BMC Device and<br>Messaging<br>CommandsClear Message Flags<br>Get Message06h30hGet Message<br>Get Message06h31hGet Channel Auth Capabilities<br>Get Channel Info06h34hGet Channel Info06h42hMaster Write-Read06h52hChassis Device<br>CommandsGet Chassis Capabilities00hEvent CommandsGet Chassis Capabilities00hEvent CommandsGet Chassis Capabilities00hEvent CommandsGet Device SDR04hGet Device SDR04h20hGet Device SDR04h20hGet Sensor Threshold04h22hSensor Device<br>CommandsGet Sensor Threshold04hGet Sensor Threshold04h28hGet Sensor Threshold04h28hGet Sensor Reading04h20hGet Sensor Reading04h20hGet Sensor Reading04h20hGet Sensor Reading04h22hSDR Device<br>CommandsGet SDR Repository Allocation Info0AhGet SDR Repository Allocation Info0Ah20hGet SDR Repository Vince<br>Get SDR Repository Molcation Info0Ah22hGet SDR Repository Time0Ah22hGet SDR Repository Time </td <td></td> <td>Set BMC Global Enables</td> <td>06h</td> <td>2Eh</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     | Set BMC Global Enables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 06h   | 2Eh |
| Messaging<br>CommandsOne introduct and a<br>Get Message Flags<br>Get MessageOfficity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Chassis Device<br>CommandsOfficity<br>Get Channel Info<br>Get Channel Info<br>Get Channel Info<br>Officity<br>Officity<br>Get Channel Info<br>Get Channel Info<br>Master Write-ReadOfficity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Chassis Device<br>CommandsSet Event Receiver<br>Get Event ReceiverOfficity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Sensor Device<br>CommandsSet Event Receiver<br>Get Device SDR<br>Get Device SDR<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity<br>Officity <br< td=""><td></td><td>Get BMC Global Enables</td><td>06h</td><td></td></br<> |                     | Get BMC Global Enables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 06h   |     |
| CommandsOut inclusing ingo<br>Get MessageOut inclusing<br>OthOut in<br>String<br>Send MessageSend MessageOth34hGet Channel Auth CapabilitiesOth34hGet Channel InfoOth42hMaster Write-ReadOth52hChassis Device<br>CommandsGet Chassis CapabilitiesOthEvent CommandsGet Chassis CapabilitiesOthOthGet Device CommandsGet Event ReceiverOthOthGet Device SDR InfoOthOth2thGet Device SDR InfoOth2th2thGet Device SDR InfoOth2th2thGet Device SDR RepositoryOth2thGet Sensor ThresholdOth2thGet Sensor Event EnableOth2thGet Sensor Event EnableOth2thGet Sensor Event EnableOth2thGet Sensor Event EnableOth2thGet SEN RepositoryOth1thWrite FRU DataOth1thWrite FRU DataOth2thGet SDR Repository InfoOth2thGet SDR Repository InfoOth2thGet SDR Repository InfoOth2thGet SDR Repository TimeOth2thGet SDR Repository TimeOth2thSEL Device <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Send MessageJohn33hSend Message06h34hGet Channel Auth Capabilities06h38hGet Channel Info06h42hMaster Write-Read06h52hChassis Device<br>CommandsGet Chassis Capabilities00h00hEvent CommandsSet Event Receiver04h00hGet Device SDR04h02h04h02hGet Device SDR Info04h20h22hGet Sensor Device<br>CommandsGet Device SDR Repository04h22hSensor Device<br>CommandsGet Sensor Threshold04h22hSet Sensor Threshold04h22h22hSet Sensor Threshold04h27h28tGet Sensor Event Enable04h29h28hGet Sensor Reading04h20h20hGet Sensor Reading04h20h20hGet Sensor Reading04h20h20hGet SDR Repository Info0Ah10hReserve SDR Repository Info0Ah20hGet SDR Repository Info0Ah21hReserve SDR Repository Info0Ah22hGet SDR Repository Chara SDR Appository0Ah22hGet SDR Repository Info0Ah22hGet SDR Repo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Get Channel Auth Capabilities06h38hGet Channel Info06h42hMaster Write-Read06h52hChassis Device<br>CommandsGet Chassis Capabilities00hEvent CommandsSet Event Receiver04h00hGet Device SDR04h02hGet Device SDR Info04h20hGet Device SDR Repository04h21hReserve Device SDR Repository04h22hSet Sensor Threshold04h22hGet Sensor Threshold04h28hGet Sensor Event Enable04h28hGet Sensor Event Enable04h28hGet Sensor Reading04h20hGet Sensor Reading04h20hGet Sensor Event Enable04h28hGet Sensor Event Enable04h28hGet Sensor Reading04h11hWrite FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Allocation Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Charce SDR Repository0Ah22hGet SDR Repository Milocation Info0Ah22hGet SDR Repository Time0Ah22hGet SDR Repository Time0A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Commanus            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Get Channel Info<br>Master Write-Read06h42h<br>06hChassis Device<br>CommandsGet Chassis Capabilities00h00hEvent CommandsSet Event Receiver<br>Get Event Receiver04h00hBarton Device<br>CommandsGet Event Receiver<br>Get Device SDR Info04h02hSensor Device<br>CommandsGet Device SDR Info<br>Get Device SDR Repository04h20hSensor Device<br>CommandsGet Device SDR Repository<br>Get Sensor Threshold04h22hSet Sensor Threshold<br>Get Sensor Threshold04h28hGet Sensor Event Enable<br>Get Sensor Event Enable04h28hGet Sensor Reading04h20hWrite FRU Data0Ah11hWrite FRU Data0Ah11hWrite FRU Data0Ah12hSDR Device<br>CommandsGet SDR Repository Info<br>Get SDR Repository Allocation Info<br>Reserve SDR Repository OAh<br>Get SDR<br>Add SDR0Ah22hSDR Device<br>CommandsGet SDR Repository Milocation Info<br>Reserve SDR Repository OAh<br>Get SDR Repository OAh<br>Clear SDR Repository Time<br>Get SEL Info<br>Get SEL Info<br>Get SEL Allocation Info<br>OAh<br>Add SEL Entry<br>Add SEL Entry<br>OAhOAh<br>AtA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Master Write-Read06h52hChassis Device<br>CommandsGet Chassis Capabilities00h00hEvent CommandsSet Event Receiver<br>Get Event Receiver04h00hEvent CommandsSet Event Receiver<br>Get Event Receiver04h01hJattorm Event Message04h02hGet Device SDR Info04h20hGet Device SDR Repository04h22hSensor Device<br>CommandsGet Device SDR Repository04h22hSensor Threshold04h27hSet Sensor Threshold04h28hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet Sensor Event Enable04h20hGet Sensor Event Enable04h20hGet SEnsor Event Enable04h20hGet SDR Repository Info0Ah11hWrite FRU Data0Ah12hSDR Device<br>CommandsGet SDR Repository Info0Ah21hReserve SDR Repository Info0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah25hGet SEL Allocation Info0Ah26hGet SEL Allocation Info0Ah26hGet SEL Allocation Info0Ah26hGet SEL Lentry<br>Add SEL Entry0Ah43hAdd SEL Entry<br>Add SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Chassis Device<br>CommandsGet Chassis CapabilitiesOthOthEvent CommandsSet Event Receiver<br>Get Event Receiver04h00hEvent CommandsGet Event Receiver<br>Platform Event Message04h02hSensor Device<br>CommandsGet Device SDR Info<br>Get Device SDR Repository04h20hSensor Device<br>CommandsGet Device SDR Repository<br>Set Sensor Threshold04h22hSensor Device<br>CommandsGet Sensor Threshold04h22hSet Sensor Threshold04h22h22hGet Sensor Threshold04h28h29hGet Sensor Event Enable04h29hGet Sensor Reading04h20hGet Sensor Reading04h20hGet SDR Repository Info0Ah10hReserve SDR Repository Info0Ah11hWrite FRU Data0Ah20hGet SDR Repository Info0Ah20hGet SDR Repository Info0Ah21hReserve SDR Repository Info0Ah22hGet SDR Repository Info0Ah22hGet SDR Repository Time0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah20hGet SEL Allocation Info0Ah20hGet SEL Info0Ah20hGet SEL Allocation Info0Ah20hGet SEL Info0Ah42hReserve SEL0Ah42h<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| CommandsSet Event Receiver04h00hEvent CommandsGet Event Receiver04h01hPlatform Event Message04h02hGet Device SDR Info04h20hGet Device SDR Repository04h21hReserve Device SDR Repository04h22hSet Sensor Threshold04h27hGet Sensor Threshold04h28hGet Sensor Threshold04h28hGet Sensor Threshold04h29hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet Sensor Event Enable04h21hResed FRU Data0Ah10hRead FRU Data0Ah21hReserve SDR Repository Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository Time0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah20hGet SEL Allocation Info0Ah20hGet SEL Info0Ah22hGet SEL Entry0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42h <td></td> <td></td> <td>06h</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 06h   |     |
| Event CommandsGet Event Receiver<br>Platform Event Message04h01hPlatform Event Message04h02hGet Device SDR Info<br>Get Device SDR04h20hGet Device SDR04h21hReserve Device SDR Repository04h22hSet Sensor Threshold04h28hGet Sensor Threshold04h28hGet Sensor Event Enable04h29hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet Sensor Reading04h20hFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Info0Ah21hReserve SDR Repository Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository Mine0Ah22hGet SDR Repository Allocation Info0Ah22hGet SDR Repository Time0Ah22hGet SDR Repository Time0Ah25hClear SDR Repository Time0Ah26hSEL Device<br>CommandsGet SEL Info0Ah40hGet SEL Info0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42hReserve SEL0Ah42h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     | Get Chassis Capabilities                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00h   | 00h |
| Sensor Device<br>CommandsOther Lifter<br>Platform Event MessageOth<br>OthOth<br>OthSensor Device<br>CommandsGet Device SDR Info<br>Get Device SDROth<br>Oth20h<br>OthReserve Device SDR Repository<br>Set Sensor ThresholdOth<br>Oth<br>Oth22h<br>Oth<br>Oth<br>Oth<br>Set Sensor ThresholdFRU Device<br>CommandsGet Sensor ThresholdOth<br>Oth<br>Oth<br>Set Sensor Event EnableOth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Set Sensor Event EnableFRU Device<br>CommandsGet FRU Inventory Area Info<br>Get SDR Repository InfoOth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>Oth<br>                                                                                                                                                                                                                                                                 |                     | Set Event Receiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 04h   | 00h |
| Sensor Device<br>CommandsGet Device SDR<br>Get Device SDR<br>Neserve Device SDR Repository04h20h<br>04hSensor Device<br>CommandsReserve Device SDR Repository<br>Set Sensor Threshold04h22h<br>04hGet Sensor Threshold04h28h<br>04hGet Sensor Threshold04h28h<br>04hGet Sensor Event Enable04h29h<br>04hGet Sensor Event Enable04h20hGet Sensor Reading04h20hGet Sensor Reading04h20hGet SDR Repository Info0Ah10hCommandsGet SDR Repository Info0Ah20hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository0Ah22hGet SDR Repository0Ah22hGet SDR Repository0Ah22hGet SDR Repository0Ah25hClear SDR Repository0Ah25hClear SDR Repository Time0Ah28hSEL DeviceGet SEL Info0Ah20hGet SEL Allocation Info0Ah40hReserve SEL0Ah42hGet SEL Info0Ah42hGet SEL Lentry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Event Commands      | Get Event Receiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 04h   | 01h |
| Sensor Device<br>CommandsGet Device SDR<br>Reserve Device SDR Repository04h21h<br>AthSet Sensor Threshold04h22hSet Sensor Threshold04h26hGet Sensor Threshold04h27hSet Sensor Event Enable04h28hGet Sensor Event Enable04h29hGet Sensor Event Enable04h29hGet Sensor Event Enable04h20hGet Sensor Reading04h20hWrite FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah26hSEL DeviceGet SEL Info0Ah20hGet SEL Info0Ah20hGet SEL Info0Ah40hGet SEL Info0Ah42hAdd SEL Entry0Ah44hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     | Platform Event Message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 04h   | 02h |
| Sensor Device<br>CommandsReserve Device SDR Repository<br>Set Sensor Threshold04h22hSet Sensor Threshold04h26hGet Sensor Threshold04h27hSet Sensor Event Enable04h28hGet Sensor Event Enable04h29hGet Sensor Reading04h2DhFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository0Ah22hGet SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah29hSt SDR Repository Time0Ah20hGet SEL Info0Ah20hGet SEL Info0Ah40hGet SEL Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah42hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     | Get Device SDR Info                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 04h   | 20h |
| CommandsReserve Device Device Device Device Of Crepshold04h22hSet Sensor Threshold04h26hGet Sensor Event Enable04h28hGet Sensor Event Enable04h29hGet Sensor Reading04h20hFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR Repository Allocation Info0Ah22hGet SDR Repository Time0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah20hGet SEL Info0Ah40hGet SEL Entry0Ah41hAdd SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     | Get Device SDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 04h   | 21h |
| Set Sensor Threshold04112011Get Sensor Threshold04h27hSet Sensor Event Enable04h28hGet Sensor Event Enable04h29hGet Sensor Reading04h2DhFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR Repository Molecation Info0Ah22hGet SDR Repository Molecation Info0Ah22hGet SDR Repository Molecation Info0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah20hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | Reserve Device SDR Repository                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 04h   | 22h |
| Set Sensor Event Enable04h28hGet Sensor Event Enable04h29hGet Sensor Reading04h2DhFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR Repository Allocation Info0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah29hRun Initialisation Agent0Ah29hReserve SEL0Ah20hGet SEL Allocation Info0Ah40hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Commands            | Set Sensor Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 04h   | 26h |
| Get Sensor Event Enable04h29hGet Sensor Reading04h2DhFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR0Ah22hGet SDR0Ah22hGet SDR Repository0Ah23hAdd SDR0Ah25hClear SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah40hGet SEL Allocation Info0Ah40hGet SEL Entry0Ah43hAdd SEL Entry0Ah43h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                     | Get Sensor Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 04h   | 27h |
| Get Sensor Reading04h2DhFRU Device<br>CommandsGet FRU Inventory Area Info0Ah10hRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah23hAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah40hGet SEL Allocation Info0Ah42hAdd SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | Set Sensor Event Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 04h   | 28h |
| FRU Device<br>CommandsGet FRU Inventory Area InfoOAh10hRead FRU DataOAh11hWrite FRU DataOAh12hGet SDR Repository InfoOAh20hGet SDR Repository Allocation InfoOAh21hReserve SDR Repository Allocation InfoOAh22hGet SDROAh23hAdd SDROAh24hPartial Add SDROAh25hClear SDR Repository TimeOAh27hGet SDR Repository TimeOAh28hSEL Device<br>CommandsGet SEL InfoOAh20hGet SEL Allocation InfoOAh40hGet SEL SEL EntryOAh43hAdd SEL EntryOAh44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     | Get Sensor Event Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 04h   | 29h |
| CommandsRead FRU Data0Ah11hWrite FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR0Ah22hGet SDR0Ah23hAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository Time0Ah25hGet SDR Repository Time0Ah29hSEL DeviceGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     | Get Sensor Reading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 04h   | 2Dh |
| Write FRU Data0Ah12hGet SDR Repository Info0Ah20hGet SDR Repository Allocation Info0Ah21hReserve SDR Repository Allocation Info0Ah22hGet SDR0Ah23hAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository Time0Ah25hClear SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | FRU Device          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0Ah   |     |
| SDR Device<br>CommandsGet SDR Repository Info<br>Get SDR Repository Allocation InfoOAh20hSDR Device<br>CommandsGet SDR Repository Allocation Info<br>Reserve SDR RepositoryOAh21hGet SDR<br>Add SDROAh22hGet SDR<br>Partial Add SDROAh23hClear SDR RepositoryOAh24hPartial Add SDR<br>Clear SDR RepositoryOAh25hGet SDR Repository<br>Get SDR Repository TimeOAh28hSet SDR Repository Time<br>Run Initialisation AgentOAh29hGet SEL Info<br>Get SEL Allocation Info<br>Reserve SEL<br>Get SEL Allocation InfoOAh41hReserve SEL<br>Get SEL Entry<br>Add SEL EntryOAh43hAdd SEL Entry<br>Add SEL EntryOAh44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Commands            | Read FRU Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0Ah   | 11h |
| SDR Device<br>CommandsGet SDR Repository Allocation Info0Ah21hReserve SDR Repository0Ah22hGet SDR<br>Add SDR0Ah23hAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository0Ah27hGet SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah20hGet SEL Allocation Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     | Write FRU Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0Ah   | 12h |
| SDR Device<br>CommandsReserve SDR Repository<br>Get SDR<br>Add SDROAh22hBet SDR<br>Add SDROAh23hAdd SDROAh24hPartial Add SDR<br>Clear SDR RepositoryOAh25hGet SDR Repository TimeOAh27hGet SDR Repository TimeOAh29hRun Initialisation AgentOAh20hGet SEL InfoOAh20hGet SEL Allocation InfoOAh41hReserve SELOAh42hGet SEL EntryOAh43hAdd SEL EntryOAh44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| SDR Device<br>CommandsGet SDR0Ah23hAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository0Ah27hGet SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah2ChGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| CommandsGet SDR0All23llAdd SDR0Ah24hPartial Add SDR0Ah25hClear SDR Repository0Ah25hGet SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah20hGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Add SDROAn24nPartial Add SDROAh25hClear SDR RepositoryOAh27hGet SDR Repository TimeOAh28hSet SDR Repository TimeOAh29hRun Initialisation AgentOAh20hGet SEL InfoOAh40hGet SEL Allocation InfoOAh41hReserve SELOAh42hGet SEL EntryOAh43hAdd SEL EntryOAh44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -     |     |
| Clear SDR Repository0Ah27hGet SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah2ChGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | oominanus           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -     |     |
| Get SDR Repository Time0Ah28hSet SDR Repository Time0Ah29hRun Initialisation Agent0Ah2ChGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Set SDR Repository Time0Ah29hRun Initialisation Agent0Ah2ChGet SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Run Initialisation AgentOAh2ChGet SEL InfoOAh40hGet SEL Allocation InfoOAh41hReserve SELOAh42hGet SEL EntryOAh43hAdd SEL EntryOAh44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Get SEL Info0Ah40hGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| SEL Device<br>CommandsGet SEL Allocation Info0Ah41hReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                     | , in the second s |       |     |
| SEL Device<br>CommandsReserve SEL0Ah42hGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SEL Device          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| SEL Device<br>CommandsGet SEL Entry0Ah43hAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| CommandsGet SEL EntryOAn43nAdd SEL Entry0Ah44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Add SEL Entry UAn 44n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Delete SEL Entry Delete SEL Entry OAh 46h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | - Jiiiiuiuu         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Clear SEL 0Ah 47h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Get SEL Time 0Ah 48h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |     |
| Set SEL Time 0Ah 49h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | Set SEL Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0Ah   | 49h |

Table 7-1 Supported IPMI Commands

#### 7.4.1 Get Self Test Results Command

On this board, no self test results are available via this command. The PC BIOS runs a Power On Self Test (POST) sequence, but the results of these tests are reported only via on-screen messages and flashes of the POST LED.

The IPMI command always returns code 56h (meaning not supported).

#### 7.4.2 Watchdog Commands

The basic timing function of the watchdog is controlled by a 16-bit timer with 100ms ticks giving a watchdog timing period between 0 and 6553.5 seconds. The watchdog can optionally be programmed to generate either NMI or SMI interrupts at a fixed interval (specified in seconds) before the watchdog expires. This is termed a pre-interrupt. The watchdog when it expires can be programmed to perform no action, reset the board and either power-off or power cycle the board. The watchdog can also generate an internal event which is stored in the System Event Log.

NOTE: The watchdog is disabled following a power on or a reset

Example source code for controlling the Watchdog timer is provided in Section 7.6.2.

#### 7.4.3 SEL and SDR Commands

The SEL and SDR Repository Timestamp counters are the same on this board. This means that operations affecting one of these counters also affect the other.

#### 7.4.4 Sensor Commands

The list of sensors fitted to this board, together with the sensor number and type information found in their SDRs, is provided in Table 7-2. These sensors are scanned by the IPMI subsystem at a rate of approximately 10 Hz. The values returned by the Get Sensor Reading command are the values obtained in the most recent scan.

The IPMI subsystem will also include SDRs for IPMB Management Controller Locator and IPMB Management Controller Confirmation. These records provide status information indicating the capability of the board depending on its position in the CompactPCI chassis. They are used primarily by other IPMB devices which want to retrieve information about the other devices on the IPMB bus.

| Sensor Function          | Sensor Number | Sensor Type | Event Type |
|--------------------------|---------------|-------------|------------|
| Board Temperature        | 00h           | 01h         | 01h        |
| CPU Temperature          | 01h           | 01h         | 01h        |
| Fan Monitor              | 80h           | 0Ah         | 03h        |
| Voltage, +12V            | 10h           | 02h         | 01h        |
| Voltage, +5V             | 11h           | 02h         | 01h        |
| Voltage, +3.3V           | 12h           | 02h         | 01h        |
| Voltage, +1.5V           | 13h           | 02h         | 01h        |
| Voltage, +1.8V           | 14h           | 02h         | 01h        |
| Voltage, CPU Core        | 15h           | 02h         | 01h        |
| Voltage, VCCP            | 16h           | 02h         | 01h        |
| Voltage, VTT             | 17h           | 02h         | 01h        |
| cPCI Slot Number         | 30h           | C0h         | 6Fh        |
| cPCI BDSEL Signal        | 31h           | C1h         | 03h        |
| cPCI SYSEN Signal        | 32h           | C1h         | 03h        |
| cPCI PRESENT Signal      | 33h           | C1h         | 03h        |
| Hot Swap Ctrl Power Good | 34h           | 02h         | 06h        |
| Hot Swap Ctrl Power Fail | 35h           | 02h         | 06h        |
| Ejector Handle Status    | 3Ah           | C1h         | 03h        |
| Power Regulators Status  | 3Bh           | 08h         | 06h        |

 Table 7-2
 Sensor ID Codes

#### 7.4.4.1 Board and CPU Temperature Sensors

An Analog Devices ADT7461 device measures the local board and CPU die temperature with a resolution of 0.125°C. The device has a quoted accuracy of +/- 1°C over a range of +60°C to +100°C, and of +/- 3°C outside this range.

**NOTE:** A National Semiconductor LM86 device was fitted on Rev A and Rev B boards. The ADT7461 and LM86 are software compatible.

#### 7.4.4.2 Fan Monitor

Fan failure is detected by a single change in the state of the fan monitor input on the J5 connector. The signal state that indicates failure is set in the Sensor Data Record (SDR) for this sensor. The Assertion Event Mask / Lower Threshold Reading Mask and De-assertion Event Mask / Upper Threshold Reading Mask fields are used to set these parameters. The default settings for these fields select an active low fan failure indication. To select an active high fan failure indication, the pre-defined SDR must be deleted and replaced by one which sets these fields to 0002h.

#### 7.4.4.3 Board Voltage Sensors

The microcontroller measures various on-board voltages, namely: +12V, +5V, +3.3V, 1.5V, 1.8V, VTT (memory bus terminations), VCPU (processor core), VCCP (front side bus terminations). The sensor reading is a raw value and must be converted to Volts by application software. The formulas are (where x is the raw sensor reading):

| +12V     | = 0.0740x |
|----------|-----------|
| +5V      | = 0.0237x |
| +3.3V    | = 0.0190x |
| +1.5V    | = 0.0096x |
| +1.8V    | = 0.0096x |
| CPU CORE | = 0.0096x |
| VCCP     | = 0.0096x |
| VTT      | = 0.0096x |

These conversion factors are also in the SDR associated with each sensor so application software can read them from there rather than hardcode them.

#### 7.4.4.4 CompactPCI Slot Number

This sensor reading indicates board slot number, which is read from geographic address pins on the CPCI backplane. The possible values are from 0 to 31.

#### 7.4.4.5 CompactPCI BDSEL Signal

This sensor reading indicates status of the BDSEL# pin on the CPCI backplane. The board is fully seated if the value is 1. If the value is 0, the board is not fully seated.

#### 7.4.4.6 CompactPCI SYSEN Signal

This sensor reading indicates status of the SYSEN# pin on the CPCI backplane. The board is in the system controller slot if the value is 1. If the value is 0, the board is not in the system controller slot.

#### 7.4.4.7 CompactPCI PRESENT Signal

This sensor reading indicates status of the PCI\_PRESENT# pin on the CPCI backplane. The PCI bus is present at this slot if the value is 1. If the value is 0, the PCI bus is not present at this slot. This sensor is provided mainly for use with PICMG 2.16 backplanes.

#### 7.4.4.8 Hot Swap Control Power Good

This sensor reading indicates status of power supply voltages from the backplane. If the value is 0, the power supply voltages are within specification. If the value is 1, one or more voltages are out of specification.

#### 7.4.4.9 Hot Swap Control Power Fail

This sensor reading indicates status of power supply currents from the backplane. If the value is 0, the power supply currents are good. If the value is 1, an over-current has occurred.

#### 7.4.4.10 Ejector Handle

This sensor reading indicates the status of the ejector handle switch. If the value is 0, the handle is closed. If the value is 1, the handle is open.

#### 7.4.4.11 Power Regulators Status

This sensor indicates if the power regulators are working correctly. If they are, the sensor returns 1. Otherwise, if there is a problem, the sensor returns 0.

PP 41x/03x

#### 7.5 FRU Inventory Data

The FRU Inventory Area shares the non-volatile memory with the repository of Sensor Data Records and the System Event Log and contains information about the board, including, for example, the manufacturer's name, part number and serial number.

The FRU Inventory Area comprises, at most, six information areas. Each area, if used, is always a multiple of 8 bytes in length. The Common Header Area is always included and the PP 41x/03x board also includes the Board Area. The Internal Use, Chassis Information, Product Information and Multi-Record areas are currently not used.

#### 7.5.1 Common Header Area

The Common Header Area is always included in the FRU Inventory Area and is used to specify the location of the other areas in the FRU Inventory Area. The offset of any area in the FRU Inventory Area must be a multiple of 8h. The Common Header Area always has an offset of 0000h and is arranged as shown in Table 7-3.

| FRU Inventory Area Offset | Value | Meaning                            |
|---------------------------|-------|------------------------------------|
| 0000h                     | 01h   | Common Header Format Version       |
| 0001h                     | 00h   | Offset to Internal Use Area        |
| 0002h                     | 00h   | Offset to Chassis Information Area |
| 0003h                     | 01h   | Offset to Board Area               |
| 0004h                     | 00h   | Offset to Product Information Area |
| 0005h                     | 00h   | Offset to Multi-Record Area        |
| 0006h                     | 00h   | Reserved                           |
| 0007h                     | FEh   | Common Header Area Checksum        |

 Table 7-3 FRU Inventory Area : Common Header Area Data

#### 7.5.2 Board Area

The Board Area, in the FRU Inventory, contains information about the PP 41x/03x board. Its offset in the FRU Inventory Area is calculated by multiplying its offset value in the Common Header Area by 8. The Board Area is arranged as shown in Table 7-4.

| Board Area Offset | Value                     | Comments                                      |
|-------------------|---------------------------|-----------------------------------------------|
| 0000h             | 01h                       | Board Area format version                     |
| 0001h             | 09h                       | Board Area length                             |
| 0002h             | 19h                       | Language code                                 |
| 0003h             | xxxxxh                    | Manufacturing date and time                   |
| 0006h             | D7h                       | ASCII+LATIN 1 character set and 23 characters |
| 0007h             | "Concurrent Technologies" | Manufacturer's name                           |
| 001Eh             | CAh                       | ASCII+LATIN 1 character set and 10 characters |
| 001Fh             | "PP 41x/03x"              | Board's name                                  |
| 0029h             | CAh                       | ASCII+LATIN 1 character set and 10 characters |
| 002Ah             | "M0001/999"               | Typical serial number                         |
| 0034h             | CBh                       | ASCII+LATIN 1 character set and 11 characters |
| 0035h             | "760-6024-xx"             | Board's part number                           |
| 0040h             | C0h                       | No FRU file ID record is define               |
| 0041h             | C1h                       | No more records                               |
| 0042h             | 00h                       | Reserved                                      |
| 0043h             | 00h                       | Reserved                                      |
| 0044h             | 00h                       | Reserved                                      |
| 0045h             | 00h                       | Reserved                                      |
| 0046h             | 00h                       | Reserved                                      |
| 0047h             | xxh                       | Board Area checksum                           |

Table 7-4 FRU Inventory Area : Board Area Data

#### 7.5.3 Board Area Format Version

This field defines the format of the Board Area and is always set to 01h.

#### 7.5.3.1 Board Area Length

This size of the Board Area in the FRU Inventory Area is computed by multiplying this field by 8.

#### 7.5.3.2 Language Code

The language code is always set to 19h (English).

### 7.5.3.3 Manufacturing Date and Time

This is defined as the number of minutes since 00:00 hours on the 1st January 1996.

### 7.5.3.4 Manufacturer's Name

This is a string of characters and is set to "Concurrent Technologies". It is not zero terminated.

#### 7.5.3.5 Board's Name

This is a string of characters representing the board's name and is set to "PP 41x/03x". It is not zero terminated.

This is a string of characters representing the board's internal part number. It is not zero terminated.

#### 7.5.3.6 Serial Number

This is a string of characters matching the serial number imprinted on the board. It is not zero terminated. An example of a serial number is "M3144/003".

#### 7.5.3.7 FRU File ID

This field is used to store manufacturing information but is currently unused.

### 7.6 Programming Examples

#### 7.6.1 Using the SMIC Interface

The PP 41x/03x board utilizes the Server Management Interface Controller (SMIC) as its interface with the I/O ports at the standard addresses (i.e. 0CA9h, 0CAAh and 0CABh). The IPMI specification has a complete description of the SMIC interface. The following C program fragment reads and writes IPMI messages using the SMIC interface:

```
/* Addresses of SMIC registers */
#define SMIC DATA 0x0CA9 /* Data Register */
#define SMIC_CONTROL 0x0CAA /* Control & Status Register */
#define SMIC FLAGS 0x0CAB /* Flag Register */
/* SMS Transfer Stream Control Codes */
#define CC SMS GET STATUS 0x40
#define CC SMS WR START 0x41
#define CC_SMS_WR_NEXT
                           0x42
                           0x43
#define CC SMS WR END
                           0x44
#define CC SMS RD START
#define CC SMS RD NEXT
                           0x45
#define CC SMS RD END
                           0x46
/* SMS Transfer Stream Status Codes */
#define SC SMS RDY
                           0xC0
#define SC SMS WR START
                           0xC1
#define SC SMS WR NEXT
                           0xC2
                         0xC3
#define SC SMS WR END
#define SC_SMS_WK_END0xC3#define SC_SMS_RD_START0xC4#define SC_SMS_RD_NEXT0xC5
#define SC SMS RD END
                           0xC6
/* Masks for SMIC Flags Registers Bits */
#define FLAG RX DATA RDY 0x80
#define FLAG TX DATA RDY 0x40
#define FLAG SMI
                           0x10
#define FLAG EVT ATN
                           0x08
                           0x04
#define FLAG SMS ATN
#define FLAG BUSY
                            0x01
#define FLAGS BUSY 0x01
#define FLAGS TX DATA READY 0x40
#define FLAGS RX DATA READY 0x80
/* macros */
#define bReadSmicFlags (inb (SMIC FLAGS))
#define bReadSmicStatus (inb (SMIC CONTROL))
#define bReadSmicData (inb (SMIC DATA))
#define vWriteSmicControl(data) outb(SMIC_CONTROL, data)
#define vWriteSmicData(data) outb(SMIC_DATA, data)
#define vWriteSmicFlags(data) outb(SMIC_FLAGS, data)
```

```
* vBmcSmicSmsMessageWrite
* This function writes a SMS (System Managment Software) messages
* to the IPMI using the standard BMC-SMIC interface.
* Returns: N/A
*/
void vBmcSmicSmsMessageWrite
(
   const unsigned char *pbMessage, /* request */
   unsigned char bLength /* request length */
)
{
   unsigned char bMessageStage;
   while (((bReadSmicFlags) & FLAGS_BUSY) == FLAGS_BUSY)
     ; /* do nothing ... */
   vWriteSmicControl (CC SMS WR START);
   vWriteSmicData (*pbMessage++);
   vWriteSmicFlags (FLAGS BUSY);
   bLength--;
   do
   {
      while (((bReadSmicFlags) & FLAGS TX DATA READY) != FLAGS TX DATA READY)
          ; /* do nothing ... */
      while (((bReadSmicFlags) & FLAGS BUSY) == FLAGS BUSY)
          ; /* do nothing ... */
      vWriteSmicControl ((bLength > 1) ? CC SMS WR NEXT : CC SMS WR END);
      vWriteSmicData (*pbMessage++);
      vWriteSmicFlags (FLAGS BUSY);
      bLength--;
      while (((bReadSmicFlags) & FLAGS_BUSY) == FLAGS_BUSY)
         ; /* do nothing ... */
   }
   while (bLength > 0);
}
*
* vBmcSmicSmsMessageRead
 * This function reads a SMS (System Managment Software) message
* from the IPMI using the standard BMC-SMIC interface.
* Returns: N/A
```

```
*/
void vBmcSmicSmsMessageRead
(
                                   /* received response */
    unsigned char *pbMessage,
    unsigned char *bMessageLength /* response length */
)
{
    unsigned char bReadControl;
    unsigned char bReadStatus;
    unsigned char bReadData;
    *bMessageLength = 0;
    bReadControl = CC SMS RD START;
    do
    {
        while (((bReadSmicFlags) & FLAGS RX DATA READY) != FLAGS RX DATA READY)
            ; /* do nothing ... */
        while (((bReadSmicFlags) & FLAGS BUSY) == FLAGS BUSY)
            ; /* do nothing ... */
        vWriteSmicControl (bReadControl);
        vWriteSmicFlags (FLAGS BUSY);
        while (((bReadSmicFlags) & FLAGS BUSY) == FLAGS BUSY)
            ; /* do nothing ... */
        bReadStatus = bReadSmicStatus;
        bReadData = bReadSmicData;
        switch (bReadStatus)
        {
            case SC SMS RD START :
                *pbMessage++ = bReadData;
                (*bMessageLength)++;
                bReadControl = CC SMS RD NEXT;
                break:
            case SC SMS RD NEXT :
                *pbMessage++ = bReadData;
                (*bMessageLength)++;
                break;
            case SC_SMS_RD_END
                                :
                *pbMessage++ = bReadData;
                (*bMessageLength)++;
                bReadControl = CC SMS RD END;
                break;
            default :
               break;
        }
    }
    while (bReadStatus != SC SMS RDY);
    return;
}
```

#### 7.6.2 Using the Watchdog Timer

The IPMI provides a standardized watchdog facility which is fully described in the IPMI specification. The following C program fragment sets and resets the watchdog facility:

```
/* network function codes */
#define NFC APP REQUEST
                                   0x06
#define NFC APP RESPONSE
                                   0x07
/* watchdog commands */
#define CMD_WATCHDOG_RESET 0x22 /* Reset Watchdog Timer */
#define CMD WATCHDOG SET 0x24 /* Set Watchdog Timer */
#define CMD WATCHDOG GET 0x25 /* Get Watchdog Timer */
/* definition of watchdog operational constants */
#define USAGE BIOS FRB2
                             1
#define USAGE BIOS POST
                               2
#define USAGE OS LOAD
                              3
#define USAGE SMS OS
                               4
#define USAGE OEM
                               5
#define FLAG_BIOS_FRB2 (1 << (USAGE_BIOS_FRB2))
#define FLAG_BIOS_POST (1 << (USAGE_BIOS_POST))
#define FLAG_OS_LOAD (1 << (USAGE_OS_LOAD))
#define FLAG_SMS_OS (1 << (USAGE_SMS_OS))
#define FLAG_OEM (1 << (USAGE_OEM))</pre>
#define PRE TO INT NONE
                                 0
#define PRE TO INT SMI
                                   1
#define PRE TO INT NMI
                                    2
#define PRE TO INT MESSAGE
                                    3
#define TO ACTION NONE
                                    0
#define TO ACTION RESET
                                   1
#define TO ACTION POWER DOWN
                                    2
#define TO ACTION POWER CYCLE
                                    3
/* Completion codes */
                                0
                                           /* Completion code OK */
#define COMPLETION OK
/* error codes */
                                       /* OK */
#define E OK
                           0
                        0 / OK /
0x400 /* wrong completion code */
#define E COMPLETION
/* forward declarations */
void vBmcSmicSmsMessageWrite (const unsigned char *pbMessage,
                                   unsigned char bLength);
void vBmcSmicSmsMessageRead (unsigned char *pbMessage,
                                   unsigned char *bMessageLength);
```

```
* wSetWatchdog
 * This function defines operation of the IPMI watchdog which is initiated
 * by the Reset Watchdog Command issued the the wResetWatchdog function.
 * RETURNS: E OK if it is OK, or error code
 */
unsigned short int wSetWatchdog
(
                                         /* FALSE to log event */
   unsigned char bDontLog,
   unsigned short int wTimeoutInterval,
                                         /* multiples of 100ms */
   unsigned char bTimeoutAction,
   unsigned char bPreTimeoutInterval,
                                        /* multiples of 1s */
   unsigned char bPreTimeoutInterrupt,
   unsigned char bTimerUse,
   unsigned char bTimerUseClearFlags
)
{
   unsigned char abRequest [10];
   unsigned char abResponse [10];
   unsigned char bLength;
   unsigned short int wStatus = E OK;
   abRequest [0] = NFC APP REQUEST << 2;
   abRequest [1] = CMD WATCHDOG SET; /* command */
   abRequest [2] = ((bDontLog) ? 0x80 : 0) | bTimerUse & 0x07;
   abRequest [3] = ((bPreTimeoutInterrupt & 0x07) << 4)
                   | (bTimeoutAction & 0x07);
   abRequest [4] = bPreTimeoutInterval;
   abRequest [5] = bTimerUseClearFlags;
   abRequest [6] = (unsigned char) (wTimeoutInterval & 0x00FF);
   abRequest [7] = (unsigned char ) (wTimeoutInterval >> 8);
   vBmcSmicSmsMessageWrite (abRequest, 8);
   vBmcSmicSmsMessageRead (abResponse, &bLength);
   if (abResponse [2] != COMPLETION OK)
       wStatus = E COMPLETION;
}
* wResetWatchdog
 * This function starts / restarts the IPMI watchdog.
 * RETURNS: E OK if it is OK, or error code
 */
unsigned short int wResetWatchdog (void)
{
   unsigned char abRequest [10];
   unsigned char abResponse [10];
```

```
unsigned char bLength;
unsigned short int wStatus = E_OK;
abRequest [0] = NFC_APP_REQUEST << 2;
abRequest [1] = CMD_WATCHDOG_RESET; /* command */
vBmcSmicSmsMessageWrite (abRequest, 2);
vBmcSmicSmsMessageRead (abResponse, &bLength);
if (abResponse [2] != COMPLETION_OK)
wStatus = E_COMPLETION;
return wStatus;
```

}

The following example shows how to set the watchdog to power cycle if the watchdog is not restarted within 20 seconds, generate an NMI if there is less than 10 seconds before the watchdog expires, define its use as an "operating system load" watchdog, clear any OEM expiration flags, log the watchdog failure in the event log:

The wSetWatchdog function does not start the watchdog facility and the wResetWatchdog function must be used. This function simply restarts from the internal watchdog timer to the value specified in the vSetWatchdog function. The wResetWatchdog function is used thus:

wResetWatchdog ();

The vSetWatchdog function is used to disable the watchdog facilities and is used thus:

```
wSetWatchdog (FALSE, 0, 0, 0, 0, 0, 0);
```

## 7.6.3 Reading Sensors

The IPMI specification supports many commands to manage and interrogate sensors. The following program fragment illustrates how the current reading of a sensor can be obtained.

```
/* network function codes */
#define NFC SENSOR EVENT RQ 0x04
/* commands */
#define CMD_GET_SENS_RD 0x2D /* Get sensor reading */
/* Completion codes */
#define COMPLETION OK 0 /* Completion code OK */
/* error codes */
#define E OK
                               /* OK */
                    0
#define E_COMPLETION 0x400
                              /* wrong completion code */
/* forward declarations */
void vBmcSmicSmsMessageWrite (const unsigned char *pbMessage,
                            unsigned char bLength);
void vBmcSmicSmsMessageRead (unsigned char *pbMessage,
                            unsigned char *bMessageLength);
/* response data structure provided to wGetSensorReadingCmd() */
struct SENSOR READING
{
   unsigned char bData;
   unsigned char bStatus;
};
* wGetSensorReadingCmd
 * This function gets current sensor reading.
 * RETURNS: E OK if it is OK, or error code
 */
unsigned short int wGetSensorReadingCmd
(
   unsigned char bSensorId,
   struct SENSOR READING *psSensorReading
)
{
   unsigned char bLength;
```

```
unsigned char abRequest [10];
unsigned char abResponse [10];
unsigned short int wStatus = E OK;
/* Send Request */
abRequest [0] = NFC SENSOR EVENT RQ << 2;
abRequest [1] = CMD GET SENS RD;
                                  /* command */
abRequest [2] = bSensorId;
vBmcSmicSmsMessageWrite (abRequest, 3);
vBmcSmicSmsMessageRead (abResponse, &bLength);
if (abResponse [2] != COMPLETION OK)
    wStatus = E COMPLETION;
else
{
   psSensorReading->bData = abResponse [3];
   psSensorReading->bStatus = abResponse [4];
}
return wStatus;
```

The following example shows how to read the CPU temperature and some voltage sensors:

```
/* read CPU temperature, sensor ID = 01h */
wStatus = wGetSensorReadingCmd (0x01, &sSensorReading);
if (wStatus == E OK)
    printf("CPU temperature is %dC\n", sSensorReading.bData);
/* read +12V Power Supply Voltage, sensor ID = 10h */
wStatus = wGetSensorReadingCmd (0x10, &sSensorReading);
if (wStatus == E OK)
    printf ("Power Supply +12V = %fV\n", sSensorReading.bData * 0.0740);
/* read +5V Power Supply Voltage, sensor ID = 11h */
wStatus = wGetSensorReadingCmd (0x11, &sSensorReading);
if (wStatus == E OK)
    printf ("Power Supply +5V = %fV\n", sSensorReading.bData * 0.0237);
/* read +3.3V Power Supply Voltage, sensor ID = 12h */
wStatus = wGetSensorReadingCmd (0x12, &sSensorReading);
if (wStatus == E OK)
    printf ("Power Supply +3.3V = fV n'',
            sSensorReading.bData * 0.0190);
/* read CPU Power Supply Voltage, sensor ID = 15h */
wStatus = wGetSensorReadingCmd (0x15, &sSensorReading);
if (wStatus == E OK)
    printf ("Power Supply CPU = %fV\n", sSensorReading.bData * 0.0096);
```

}

## 7.7 In System Programming

The PP 41x/03x allows the IPMI microcontroller firmware to be updated in-system. The firmware mode switch enables this feature. This switch is shown in Figure 7-1 below.

**NOTE:** The Firmware Mode switch should normally be set in the Normal (OFF) position.

Contact your local distributor or Concurrent Technologies directly if you need to update the IPMI microcontroller firmware.



Figure 7-1

Firmware Mode Switch

This page has been left intentionally blank

## 8 FLASH EPROM AND DRAM

## 8.1 Flash EPROM

The PP 41x/03x is fitted with one Flash EPROM part, namely an Intel 82802AC8 or equivalent Firmware Hub (FWH). This device is soldered to the board and is programmed at the factory with PC BIOS and factory test firmware. This EPROM will not normally be reprogrammed by the user, but Concurrent Technologies has programming software which allows BIOS updates to be carried out in the field when necessary, perhaps to add new features. Contact Concurrent Technologies for a copy of this software, and for the BIOS reprogramming information, if you believe that such an update is required.

Also programmed into the FWH at the factory is a Recovery BIOS, which allows the board to be restarted in a basic functional mode even if the main BIOS firmware has been corrupted. See Section 10.6 for further details of this feature.

The bottom half of the FWH device is used by Concurrent Technologies for storage of factory test firmware. The user may overwrite the factory test firmware if desired, but should be aware that it may be re-instated if the board is ever returned to Concurrent Technologies for repair or upgrading.

## 8.2 DRAM

The PP 41x/03x board supports a large amount of ECC DDR2-400 SDRAM. Two 200-pin SODIMM socket sites allow two modules of up to 2 Gbytes capacity each to be fitted either at the factory or in the field, giving a maximum size of 4 Gbytes. Section 2.8 describes how to fit the SODIMM, and details the types supported. The DRAM can be accessed from the processor, the local PCI busses, the PCI Express interfaces and the CompactPCI backplane.

This page has been left intentionally blank

## **9 ADDITIONAL LOCAL I/O FUNCTIONS**

The PP 41x/03x supports a variety of I/O functions whose addresses are summarized in Table 9-1.

**NOTE:** An LPC Super I/O controller (designated TM Super I/O in Table 9-1) is located on the AD PP5/001-4xU Transition Module. This device provides some of the legacy peripheral functions.

| I/O Address Range | Description                                         |
|-------------------|-----------------------------------------------------|
| 0000-001Fh        | DMA Controller (6300ESB)                            |
| 0020-002Dh        | Interrupt Controller (6300ESB)                      |
| 002E-002Fh        | Configuration Index & Data Registers (TM Super I/O) |
| 0030-003Dh        | Interrupt Controller (6300ESB)                      |
| 0040-0043h        | PIT Timers (6300ESB)                                |
| 004E-004Fh        | SIU Configuration Index & Data Registers (6300ESB)  |
| 0040-0053h        | PIT Timers (6300ESB)                                |
| 0060h             | Keyboard Controller emulation (CPLD)                |
| 0061h             | NMI Status (6300ESB)                                |
| 0064h             | Keyboard Controller emulation (CPLD)                |
| 0070h             | NMI Enable/RTC Address (6300ESB)                    |
| 0071h             | RTC Data (6300ESB)                                  |
| 0080h             | Debug Port                                          |
| 0092h             | Port 92 Reset Generator (6300ESB)                   |
| 00A0-00A1h        | Slave Interrupt Controller (6300ESB)                |
| 00C0-00DFh        | Slave DMA Controller (6300ESB)                      |
| 00F0h             | Math Coprocessor Error                              |
| 0210-021Fh        | Control & Status Registers (CPLDs)                  |
| 02F8-02FFh        | COM2 Serial (6300ESB or TM Super I/O)               |
| 03BC-03BFh        | Parallel Port LPT1 (TM Super I/O)                   |
| 03E8-03Efh        | COM3 Serial (TM Super I/O)                          |
| 03F0-03F7h        | Floppy Controller (TM Super I/O)                    |
| 03F8-03FFh        | COM1 Serial (6300ESB)                               |
| 04D0-04D1h        | Interrupt Control (6300ESB)                         |
| 0CA9-0CABh        | IPMI SMIC Interface (CPLD)                          |
| 0CF8-0CFFh        | PCI Configuration Registers (E7520)                 |
| 0D00-FFFFh        | PCI Free I/O Space                                  |

Table 9-1 I/O Address Map

**NOTE:** I/O addresses in the range 0000h-0CFFh which are not listed above should not be accessed. The effects of such accesses are unpredictable.

## **ADDITIONAL LOCAL IO FUNCTIONS**

Most of the addresses are standard PC-AT compatible values, but at addresses 0210h - 021Fh and 0CA9h – 0CABh the board provides custom Status and Control registers for the board specific features.

There are 13 byte wide Status and Control registers. They fall into four groups, namely, generalpurpose registers, temperature sensor data registers, ACPI registers and IPMI SMIC interface registers. They are accessed at the following addresses:

- 210h for Status & Control Register 0.
- 211h for Status & Control Register 1.
- 212h for Status & Control Register 2.
- 213h for General Purpose I/O Register.
- 214h for CPCI Status Register.
- 215h for Interrupt Control Register.
- 216h for Analog Temperature Sensor Data Register.
- 21Dh for Interrupt Configuration Register.
- 21Eh for ACPI PM1 Control Register low byte.
- 21Fh for ACPI PM1 Control Register high byte.
- 0CA9h for SMIC Data Register.
- OCAAh for SMIC Control/Status Register.
- 0CABh for SMIC Flags Register.

**NOTE:** All other I/O addresses in the range 0210h – 021Fh are reserved. Do not write to any of these addresses.

## 9.1 Status & Control Register 0

This register is at I/O address 210h.

| 7    | 6    | 5    | 4   | 3               | 2       | 1    | 0    |
|------|------|------|-----|-----------------|---------|------|------|
| REV2 | REV1 | REV0 | RFU | CONSOLE<br>PORT | CONSOLE | USER | MODE |

## Bit 0: Mode Switch (Read Only)

Used to define the operating mode following a reset.

0 = BIOS operation

1 = CPSA operation Bit 1: User Switch (Read Only)

## Bit 1: User Switch (Read Only)

Available for user defined purposes when the board starts up in BIOS mode (see Section 10.1). In CPSA (factory test) mode this switch selects between MTH and Soak operation.

0 = MTH

1 = Soak

## Bit 2: Console Switch (Read Only)

Used to define the BIOS default standard input/output mode.

0 = input/output via serial port

1 = input via keyboard/output via VGA adapter

## Bit 3: Console Port Switch (Read Only)

This bit indicates the setting of the Console Port Switch (see Section 6.1.2).

0 = COM1 1 = COM2

## Bit 4: Reserved

#### Bits 7- 5: Hardware Revision Strapping (Read Only)

000 = Rev A, 001 = Rev B etc...

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.2 Status & Control Register 1

This register is at I/O address 211h.

| 7      | 6           | 5                | 4              | 3           | 2              | 1                  | 0        |
|--------|-------------|------------------|----------------|-------------|----------------|--------------------|----------|
| FP NMI | IPMI<br>NMI | DEG &<br>FAL NMI | GPE#<br>STATUS | GPE#<br>SMI | PME#<br>STATUS | PME# SMI<br>ENABLE | USER LED |

## Bit 0: User LED (Read/Write)

0 = User LED Off

1 = User LED On

**NOTE:** The User LED may be configured to light when the CPU reaches its maximum specified operating temperature (see Section 11.2.3). In this configuration, writing to this bit will not affect the User LED.

## Bit 1: MCH PME# SMI Enable (Read/Write)

This bit allows a System Management Interrupt (SMI) to be generated when the E7520 MCH Power Management Event (PME#) output is asserted.

- 0 = SMI disabled
- 1 = SMI enabled

## Bit 2: MCH PME# Status (Read Only)

This bit indicates the status of the E7520 Power Management Event (PME#) output.

- 0 = PME# output is not asserted
- 1 = PME# output is asserted

## Bit 3: MCH GPE# SMI Enable (Read/Write)

This bit allows an SMI to be generated when the E7520 MCH General Purpose Event (GPE#) output is asserted.

0 = SMI disabled

1 = SMI enabled

## Bit 4: MCH GPE# Status (Read Only)

This bit indicates the status of the E7520 General Purpose Event (GPE#) output.

- 0 = GPE# output is not asserted
- 1 = GPE# output is asserted

## Bit 5: DEG# and FAL# Mask (Read/Write)

This bit allows the interrupt from the CompactPCI DEG# and FAL# signals to be masked (i.e. disabled).

- 0 = enable interrupt
- 1 = mask interrupt (power-on default)

#### Bit 6: IPMI is the cause of NMI (Read/Clear)

- 0 = event has not occurred
- 1 = event has occurred

Writing zero to this bit will clear it to zero, writing one will leave it unchanged.

#### Bit 7: Front Panel Switch is the cause of NMI (Read/Clear)

- 0 = event has not occurred
- 1 = event has occurred

Writing zero to this bit will clear it to zero, writing one will leave it unchanged

## 9.3 Status & Control Register 2

This register is at I/O address 212h.

| 7     | 6       | 5        | 4        | 3        | 2      | 1       | 0       |
|-------|---------|----------|----------|----------|--------|---------|---------|
| XMC   | XMC     | PMC2 BUS | PMC2 BUS | PMC1 BUS | PMC    | PMC2    | PMC1    |
| MBIST | PRESENT | SPEED    | SPEED    | SPEED    | EREADY | PRESENT | PRESENT |

## Bit 0: PMC site 1 PMC Mode Status (Read Only)

- 0 = PCI compliant module not fitted
- 1 = PCI compliant module fitted

## Bit 1: PMC site 2 PMC Mode Status (Read Only)

- 0 = PCI compliant module not fitted
- 1 = PCI compliant module fitted

## Bit 2: Processor PMC Enumeration Status (Read Only)

- 0 = Processor PMC module(s) ready for enumeration
- 1 = Processor PMC module(s) not ready for enumeration

## Bit 3: PMC Site 1 PCI Bus Frequency (Read Only)

- 0 = 33 MHz
- 1 = 66 MHz

## Bits 5 - 4: PMC Site 2 PCI Bus Frequency (Read Only)

- 00 = 33 MHz
- 01 = 66 MHz
- 10 = 100 MHz
- 11 = RFU

## Bit 6: XMC Module Status (Read Only)

- 0 = XMC compliant module not fitted in PMC Site 2
- 1 = XMC compliant module fitted in PMC Site 2

## Bit 7: XMC Module MBIST Status (Read Only)

- 0 = XMC module has failed its BIST
- 1 = XMC module has passed its BIST

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.4 General Purpose I/O Register

This register is at I/O address 213h.

| 7            | 6             | 5       | 4       | 3   | 2            | 1        | 0        |
|--------------|---------------|---------|---------|-----|--------------|----------|----------|
| EXT<br>RESET | FAN<br>SENSOR | INPUT 1 | INPUT O | RFU | USB<br>POWER | OUTPUT 1 | OUTPUT 0 |

#### Bits 1 - 0: General Purpose Outputs to Transition Module (Read/Write)

0 = set output line to 0

1 = set output line to 1

## Bit 2: Transition Module USB Power Enable (Read Only)

0 = RTM USB power is Off

1 = RTM USB power is On

## Bit 3: Reserved

## Bits 5 - 4: General Purpose Inputs from Transition Module (Read Only)

- 0 = input line is at 0
- 1 = input line is at 1

## Bit 6: Fan Sensor Status from Transition Module (Read Only)

- 0 = input line is at 0
- 1 = input line is at 1

## Bit 7: Ext Reset Status from Transition Module (Read Only)

- 0 = input line is at 0
- 1 = input line is at 1

**NOTE:** A multiplexed serial I/O scheme is used to connect these register bits to the I/O pins on the Transition Module. Because of this, there is an output latency of 80µs and the maximum input frequency (to avoid losing input transitions) is approximately 6.2 kHz.

## 9.5 CPCI Status Register

This register is at I/O address 214h.

| l | 7   | 6    | 5    | 4                    | 3                 | 2                  | 1              | 0      |
|---|-----|------|------|----------------------|-------------------|--------------------|----------------|--------|
|   | RFU | FAL# | DEG# | CPCI<br>V(I/O)<br>OK | CPCI BUS<br>SPEED | FORCE<br>SATELLITE | PCI<br>PRESENT | SYSEN# |

## Bit 0: CompactPCI SYSEN# Pin Status (Read Only)

This bit indicates whether or not the board is plugged into the System Controller slot.

0 = not System Controller

1 = System Controller

#### Bit 1: CompactPCI PCI\_PRESENT# Pin Status (Read Only)

This bit indicates whether or not the PCI bus is present at this backplane slot.

0 = PCI bus not present

1 = PCI bus present

## Bit 2: Force Satellite Mode (Read Only)

This bit indicates the state of the Satellite Mode switch (see Section 2.10). This switch is used to force Satellite Mode irrespective of which backplane slot the board is plugged into.

0 = Normal Mode selection

1 = Force Satellite Mode

## Bit 3: CompactPCI Bus Frequency (Read Only)

- 0 = 33 MHz
- 1 = 66 MHz

## Bit 4: CompactPCI V(I/O) Voltage Status (Read Only)

0 = voltage not OK

1 = voltage OK

This bit reports the status of the CompactPCI bus V(I/O) voltage. It reads 1 if the V(I/O) voltage at the backplane is greater than 3V.

#### Bit 5: CompactPCI 'DEG#' Signal is the cause of NMI (Read Only)

- 0 = event has not occurred
- 1 = event has occurred

#### Bit 6: CompactPCI 'FAL#' Signal is the cause of NMI (Read Only)

- 0 = event has not occurred
- 1 = event has occurred

**NOTE:** DEG# & FAL# only generate an NMI when first asserted. They will not generate another interrupt until they have cycled false then true again. Bits 5 and 6 can be used as monitoring bits for these signals as they may be asserted for some time. The clearing of these bits is PSU dependent and beyond the scope of this document.

Bit 7: Reserved

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.6 Interrupt Control Register

This register is at I/O address 215h. It provides control over interrupts from the IPMI.

| 7           | 6               | 5                   | 4                            | 3   | 2              | 1                  | 0                           |
|-------------|-----------------|---------------------|------------------------------|-----|----------------|--------------------|-----------------------------|
| ISP<br>MODE | GPI<br>INT FLAG | SMS_ATN<br>INT FLAG | SMIC<br>NOT BUSY<br>INT FLAG | RFU | GPI<br>INT ENA | SMS_ATN<br>INT ENA | SMIC<br>NOT BUSY<br>INT ENA |

## Bit 0: SMIC Not Busy Interrupt Enable (Read/Write)

This bit allows an interrupt to be generated when the IPMI microcontroller clears the SMIC BUSY flag.

0 = interrupt disabled

1 = interrupt enabled

## Bit 1: SMS\_ATN Interrupt Enable (Read/Write)

This bit allows an interrupt to be generated when the IPMI microcontroller sets the SMIC SMS\_ATN bit.

0 = interrupt disabled

1 = interrupt enabled

## Bit 2: General Purpose Interrupt (GPI) Interrupt Enable (Read/Write)

This bit allows an interrupt to be generated when the IPMI microcontroller sets the GPI INT FLAG bit.

0 = GPI not enabled

1 = GPI enabled

#### **Bit 3: Reserved**

## Bit 4: SMIC Not Busy Interrupt Flag (Read/Clear)

- 0 = event has not occurred
- 1 = event has occurred

Writing zero to this bit will clear it to zero, writing one will leave it unchanged.

## Bit 5: SMS\_ATN Interrupt Flag (Read/Clear)

- 0 = event has not occurred
- 1 = event has occurred

Writing zero to this bit will clear it to zero, writing one will leave it unchanged.

#### Bit 6: General Purpose Interrupt (GPI) Interrupt Flag (Read/Clear)

The IPMI microcontroller sets this bit to request an interrupt. If the GPI Interrupt Enable bit is also set, an interrupt (INT 5) will be generated. Note that if the interrupt is not required, the IPMI microcontroller can use this bit to signal status to the processor.

0 = no interrupt request

1 = interrupt request

Writing zero to this bit will clear it to zero, writing one will leave it unchanged.

#### Bit 7: Microcontroller Firmware Mode (Read Only)

This bit indicates the operating mode of the IPMI microcontroller. See Section 7.7 for further details of In System Programming (ISP).

0 = normal operation (i.e. IPMI BMC or SMC) 1 = ISP

## 9.7 Temperature Sensor Data Register

This register provides a convenient means of reading the analog temperature sensor on the processor chip. Data is posted in this register at regular intervals by the IPMI sub-system. Further details are beyond the scope of this document.

User software should treat this register as read-only and should not attempt to write to it.

## 9.7.1 Analogue Temperature Sensor Data Register

This register is at I/O address 216h. It contains the latest reading from the processor's analog temperature sensor (thermal diode).

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| 7ם | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

## Bits 7 - 0: temperature sensor data value (read-only)

Register value is temperature in °C expressed as a signed 8-bit integer (range -128 to + 127).

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.8 ACPI PM1 Control Register

This 16-bit register is located at I/O addresses 21Eh and 21Fh. It provides a minimal power management interface. Further details are beyond the scope of this document.

User software should not access these locations.

## 9.9 Interrupt Configuration Register

This register is at I/O address 21Dh.

| 7                           | 6                          | 5                          | 4                          | 3                            | 2               | 1                            | 0                |
|-----------------------------|----------------------------|----------------------------|----------------------------|------------------------------|-----------------|------------------------------|------------------|
| IPMI<br>INTERRUPT<br>STATUS | PIT<br>INTERRUPT<br>STATUS | PIT<br>INTERRUPT<br>ENABLE | M66EN<br>INTERRUPT<br>FLAG | M66EN<br>INTERRUPT<br>ENABLE | ENUM#<br>STATUS | ENUM#<br>INTERRUPT<br>ENABLE | ENUM#<br>ROUTING |

## Bit 0: CompactPCI ENUM# Interrupt Routing (Read/Write)

This bit selects which interrupt the CompactPCI ENUM# signal is routed to. This interrupt is only relevant when the board is System Controller.

0 = NMI

1 = PCI bus interrupt

## Bit 1: CompactPCI ENUM# Interrupt Enable (Read/Write)

- 0 = disable Interrupt generation
- 1 = enable Interrupt generation

## Bit 2: CompactPCI ENUM# Pin Status (Read Only)

- 0 = ENUM# is not asserted
- 1 = ENUM# is asserted

## Bit 3: CompactPCI M66EN High-Low Transition Interrupt Enable (Read/Write)

When the board is System Controller it monitors the CompactPCI M66EN signal for high to low transitions during normal operation. A PCI bus interrupt may be generated if such a transition occurs. This bit enables that interrupt. The setting of bit 0 has no effect on this interrupt.

0 = transition interrupt is disabled

1 = transition interrupt is enabled

## Bit 4: CompactPCI M66EN High-Low Transition Flag (Read/Clear)

This flag can be cleared by writing to the register with a zero in this bit position.

- 0 = clear flag
- 1 = leave flag unchanged

#### Bit 5: PIT Interrupt Enable (Read/Write)

This bit allows an interrupt to be generated when the PIT\_INT signal from the 6300ESB ICH Periodic Interrupt Timer (PIT) changes state.

0 = PIT interrupt is enabled

1 = PIT interrupt is disabled

#### Bit 6: PIT Interrupt Flag (Read/Clear)

This flag can be cleared by writing to the register with a zero in this bit position.

- 0 = clear flag
- 1 = leave flag unchanged

#### Bit 7: IPMI Interrupt Status (Read Only)

- 0 = IPMI interrupt is not asserted
- 1 = IPMI interrupt is asserted

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.10 IPMI SMIC Interface

The IPMI sub-system is accessed by the local CPU using the SMIC interface (see Chapter 7 for an explanation of these terms and of the purpose of IPMI). The following sections outline the register contents, and example code for using this interface is provided in Section 7.6.

## 9.10.1 SMIC Data Register

This register is at I/O address 0CA9h. It is dual-ported. Both the CPU and the IPMI microcontroller can read it or write to it. The SMIC software protocol ensures that no contentions will occur.

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Bits 7-0: SMIC Data Value (Read/Write)

## 9.10.2 SMIC Control/Status Register

This register is at I/O address 0CAAh. It is dual-ported. Both the CPU and the IPMI microcontroller can read it or write to it. The SMIC software protocol ensures that no contentions will occur.

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CS7 | CS6 | CS5 | CS4 | CS3 | CS2 | CS1 | CS0 |

Bits 7-0: SMIC Control/Status Value (Read/Write)

## 9.10.3 SMIC Flags Register

This register is at I/O address 0CABh. It reports the status of various SMIC flag bits.

| 7               | 6               | 5   | 4   | 3       | 2       | 1   | 0    |
|-----------------|-----------------|-----|-----|---------|---------|-----|------|
| RX_DATA<br>_RDY | TX_DATA<br>_RDY | RFU | SMI | EVT_ATN | SMS_ATN | RFU | BUSY |

Bit 0: BUSY (Read/Set) Bit 1: Reserved Bit 2: SMS\_ATN (Read Only) Bit 3: EVT\_ATN (Read Only) Bit 4: SMI (Read Only) Bit 5: Reserved Bit 6: TX\_DATA\_RDY (Read Only) Bit 7: RX\_DATA\_RDY (Read Only)

## 9.11 P.O.S.T. LED / Speaker

The P.O.S.T. LED is controlled via the speaker port. The P.O.S.T. LED replaces a PC speaker and is programmed in the same way a speaker would be programmed. The board also outputs the speaker port via a high current open collector driver on the CompactPCI J5 connector for connection to an external speaker if required.

## **ADDITIONAL LOCAL IO FUNCTIONS**

## 9.12 PORT 80

A header (S1 – see Figure A-1) has been provided for monitoring data written to I/O Port 80 and I/O Port 81. The PC BIOS writes status bytes to Port 80 that indicate a boot progress status and/or highlight any faults found. Data written to this port can be monitored using a Logic State Analyzer (LSA) or seven segment hexadecimal displays. See Section A.5.9 for details of the connector used for this port.

The PC BIOS also writes status information to Port 81. Further details are beyond the scope of this document.

After boot-up this port can be used to monitor other status bytes written to Port 80 and Port 81, which can be useful for debug purposes.

## 10 PC BIOS

The PP 41x/03x board is fitted with PC BIOS firmware that performs many of the functions of a standard desktop PC. It also includes additional features specifically tailored for the CompactPCI bus environment. In addition to the core BIOS firmware, the board is fitted with BIOS Extensions for remote boot-load capability via any of the on-board Ethernet channels. To improve the flexibility of the board, some of these features may be selectively enabled or disabled by an operator using BIOS setup menus. Many of the features provided by the PC BIOS are unlikely to be adjusted by the user, but there are several options that many users will find helpful. Some of these are already referenced in other sections of this manual, but the remainder of this chapter will describe some other commonly used options. More information about each of the options available is provided in the Help box of the BIOS setup menus.

## **10.1 Entering the PC BIOS**

The startup mode of the board may be selected using the Boot Mode switch, but can be either of the following:- PC BIOS mode (the factory default setting), which generally follows the behavior of a desktop PC, or CPSA mode (a flexible testing mode primarily for use at the factory), which can be used for system or board testing. CPSA mode operation and features are not described in this manual. Figure 10-1 shows the location of the Boot Mode switch on the board and its settings.



CPSA mode may be exited either by operator command, or by allowing the board to proceed through the CPSA startup sequence without intervention. In either case, the board will enter PC BIOS mode and continue as if this mode had been selected with the option switch. When the board is reset, it will generally restart in the operating mode selected by the Boot Mode option switch. However, a reset caused by a keyboard <CTRL-ALT-DEL> keystroke combination, or by a programmed reset using one of several different I/O access sequences, will only cause a PC BIOS restart. A complete board or system reset (using the front panel switch or through the CompactPCI bus PCI\_RST signal) will cause the board to restart in the mode selected by the Boot Mode option switch setting.

## **PC BIOS**

Operator communication with the PC BIOS is usually through a serial terminal connected to the COM1 or COM2 serial ports. This can be reconfigured with a board option switch to use a VGA display (either using the on-board graphics interface, if fitted, or via a PMC module) and a separate keyboard. Section 6.1.1 describes the location and settings for this switch. Selection between COM1 and COM2 is done via a board option switch. Section 6.1.2 describes the location and settings for this switch.

A VT100-compatible serial terminal or emulator program should be used. By default the serial line is programmed to operate at 9600 Baud with 8 data bits, 1 stop bit and no parity (9600-8N1). There is no flow control. For fast terminals, the baud rate can be increased via the Serial Console Baud Rate field of the Main Setup menu.

## **10.2 The PC BIOS Startup Sequence**

When the board starts up without operator intervention, it will run a basic Power-On Self-Test (POST) sequence, including ECC DRAM initialization and a DRAM test. The full DRAM test will be omitted on subsequent restarts if the BIOS configuration settings have not been changed. Once the DRAM test has completed, the board will try to boot-load application software from any attached mass storage medium or through one or both of the Ethernet interfaces.

**WARNING:** If the V(I/O) supply voltage is not wired on the backplane, the CompactPCI bridge drive will not operate correctly and a CompactPCI bus device scan would cause the board to hang. For this reason the BIOS will flash an error code on the POST LED and halt.

When the PC BIOS starts after changing the battery, losing battery power or after using the CMOS CLEAR jumper, it may report a CMOS Checksum Error or some other problem. This will be following by a prompt to the operator to press <F1> to continue or <F2> to enter Setup mode. If no key is pressed within approximately five seconds, the PC BIOS will continue with its normal startup sequence. It will also re-calculate the CMOS Checksum to prevent this error occurring again at a subsequent restart.

Pressing the <F2> key at any time during the PC BIOS startup sequence will result in the BIOS Setup menu being entered. The Setup menu is quite extensive, and is provided with context-sensitive help information, which is displayed in the right-hand panel on screen.

**NOTE:** When the <F2> key is pressed, a few seconds may elapse before the BIOS Setup menu appears. The PC BIOS will always run BIOS Extensions for any PMC modules it detects before responding to the key press.

## PC BIOS

## 10.3 Boot Device Selection

The order in which the PC BIOS searches for a bootable medium is pre-configured but may be altered by the operator using the Boot setup menu. When the order is changed using this menu it will be retained in non-volatile memory so that the order is maintained after a restart. It is also possible to specify a one-time override of the boot device when the board starts, by pressing the <ESC> key. This will result in a pop-up menu appearing. The appropriate boot device may be selected from a list by using the cursor keys and pressing <ENTER>, but this is not retained in non-volatile memory, so the correct device must be re-selected if necessary at a subsequent restart.

**NOTE:** When the <ESC> key is pressed, a few seconds may elapse before the boot device selection menu appears. The PC BIOS will always run BIOS Extensions for any PMC modules it detects before responding to the key press.

The on-board Ethernet channels require their PXE Firmware to be enabled before they can be used as boot devices. A BIOS setup option controls whether PXE Firmware runs for the front or rear Ethernet channels, this can be found under Main | Boot Features | PCI Configuration | PXE Boot Firmware.

The Ethernet boot firmware allows remote booting using the Pre-Boot Execution (PXE) protocols. Further information on the capabilities of this software is available from the Intel web site at:

#### http://developer.intel.com

**NOTE:** The BIOS has limited space available for Extension ROMs. If a PMC module containing extension firmware is fitted to the board, it may be necessary to disable one or more of the on-board firmware extensions before the PMC firmware can be loaded.

The BIOS runs Extension ROM firmware for each PCI device matching a ROM's signature. This means that if the BIOS detects two or more devices of the same type it will attempt to load and run the same firmware more than once. Since the space available for Extension ROMs is limited, this process can result in error messages being issued during POST (and the side effect of running the full memory test each time the board boots).

To overcome this problem the BIOS includes a Setup option, Main | Boot Features | PCI Configuration | Option ROM Loading, which controls the number of times each ROM Extension is run. By default there is no restriction, however the user can elect to run SCSI Extension ROMs once only, or run all Extension ROMs once only.

## 10.4 PCI Bus Resource Management

The bus structure of the PP 41x/03x is complex. There are three on-board PCI busses, namely:

- A 32-bit bus which connects the 6300ESB ICH to the SM722 graphics controller.
- A 64-bit bus which connects the 6300ESB ICH to PMC Site 1.
- A 64-bit bus which connects the PEX8114 PCI Express to PCI-X bridge to PMC Site 2 and the PCI6540 CompactPCI bridge.

The 32-bit bus operates at 33 MHz with 3.3V signaling levels.

The 64-bit bus to PMC Site 1 operates with 3.3V or 5V signaling levels and normally runs at 66 MHz. It may be slowed to 33 MHz if a 33 MHz PMC module is fitted.

The 64-bit bus to PMC Site 2 and the PCI6540 operates with 3.3V signaling levels and normally runs at 66 MHz. It may be slowed to 33 MHz if a PMC module is fitted. This bus can also operate at 100 MHz in PCI-X mode by setting some board switches (see Section 2.9.1).

#### 10.4.1 PCI Express Links

The E7520 MCH provides three 8-lane PCI Express links. These links may be configured in several ways. On this board, they are used to connect various devices as follows:

- An 8-lane (x8) link to the XMC connector on PMC Site 2.
- A 4-lane (x4) link to the PEX8114 PCI Express to PCI-X bridge.
- Single lane (x1) links to each of the three 82573L Ethernet controllers.

The PCI Express links appear as virtual PCI to PCI bridges. The endpoint devices appear as device 0 on the corresponding virtual PCI bus.

#### **10.4.2 PCI Resource Allocation**

The PC BIOS initializes all devices on the local PCI bus, and allocates appropriate memory address ranges, I/O address ranges, and interrupt routings for all these devices. This process is automatic as part of the BIOS "Plug-and-play" setup. Devices on the CompactPCI bus may also have memory, I/O or interrupt resources, these will also be configured by the PC BIOS. The Intel chipset allows for a flexible allocation of many PCI bus interrupts to the available interrupt inputs on the PC-compatible interrupt controllers provided on the board. The PC BIOS uses this feature to program default settings that it considers appropriate for the combination of on-board devices and any device fitted to the PMC site. In some configurations, depending on the operating system being used and the capability of the relevant device drivers, it may be necessary for the user to modify this default configuration, to minimize the sharing of interrupt lines. The PC BIOS Setup screen for Advanced | PCI Device Configuration allows this.

This screen allows the user to override the PC BIOS default selections for interrupt allocation, but care must be taken when doing this to avoid conflicts which may result in operating system or even BIOS "crashes". To allow maximum flexibility of choice for the user, the PC BIOS performs limited checks on the user's interrupt allocation. In the event that there is a problem, it may be necessary to clear the CMOS memory (see Section 2.6), or even to reset the Extended System Configuration Data via the Reset Configuration Data field of the BIOS Setup screen for Advanced configuration settings. The PC BIOS does not allow the user to override the allocation of memory and I/O address ranges.

**WARNING:** When reallocating interrupts using the BIOS Setup screens, try to avoid allocating the PMC interrupts to ones also allocated to other devices. This sharing of interrupts can cause problems with some operating systems where device drivers do not correctly handle shared interrupts.

## **PC BIOS**

The interrupt controller in the 6300ESB ICH can operate in two basic modes, namely PIC (or Non-APIC) mode and APIC mode. PIC mode corresponds to the legacy PC interrupt structure. APIC mode provides additional interrupts and several functional improvements.

| Table 10-1 lists | the allocation of the various PCI and PCI Express devices to interrupt inputs on the |
|------------------|--------------------------------------------------------------------------------------|
| 6300ESB ICH.     | These allocations are fixed and cannot be changed by the user.                       |

| ICH<br>Interrupt<br>Input | Device(s) on Rev C Boards           | Device(s) on Rev B Boards           |
|---------------------------|-------------------------------------|-------------------------------------|
| PIRQA                     | SM722 Graphics                      | SM722 Graphics                      |
|                           | Ethernet Channel 0                  | Ethernet Channel 0                  |
|                           | Ethernet Channel 1                  | Ethernet Channel 1                  |
|                           | Ethernet Channel 2                  | Ethernet Channel 2                  |
|                           | CompactPCI Bridge (Peripheral only) | CompactPCI Bridge (Peripheral only) |
|                           | PMC Site 2 INTC                     | PMC Site 2 INTA                     |
|                           | XMC Site                            | XMC Site                            |
|                           | CompactPCI INTA (System Controller) | CompactPCI INTA (System Controller) |
| PIRQB                     | PMC Site 2 INTD                     | PMC Site 2 INTB                     |
|                           | CompactPCI INTB (System Controller) | CompactPCI INTB (System Controller) |
| PIRQC                     | PMC Site 2 INTA                     | PMC Site 2 INTC                     |
|                           | CompactPCI INTC (System Controller) | CompactPCI INTC (System Controller) |
| PIRQD                     | PMC Site 2 INTB                     | PMC Site 2 INTD                     |
|                           | CompactPCI INTD (System Controller) | CompactPCI INTD (System Controller) |
| PIRQE                     | PMC Site 1 INTA                     | PMC Site 1 INTA                     |
| PIRQF                     | PMC Site 1 INTB                     | PMC Site 1 INTB                     |
| PIRQG                     | PMC Site 1 INTC                     | PMC Site 1 INTC                     |
| PIRQH                     | PMC Site 1 INTD                     | PMC Site 1 INTD                     |
|                           | Table 10-1 PCI Device Ir            | atorrupt Allocations                |

Table 10-1

**PCI Device Interrupt Allocations** 

Table 10-2 lists the typical interrupt structure in PIC mode. A total of 15 usable interrupts are available. The actual allocation of PCI bus interrupts to available interrupt controller inputs will depend on both the default "Plug-and-play" settings programmed by the PC BIOS, and the way in which the user has overridden them using the Setup screens. When more than one PCI bus interrupt is routed to the same interrupt controller input, that input will remain active while any of the sources connected to it are active.

| Interrupt  | Device(s)                                                                           |
|------------|-------------------------------------------------------------------------------------|
| IRQ0       | Timer 0                                                                             |
| IRQ1       | Keyboard                                                                            |
| IRQ2       | Slave PIC                                                                           |
| IRQ3       | Serial Port COM2                                                                    |
| IRQ4       | Serial Port COM1                                                                    |
| IRQ5       | Combined Interrupt (IPMI + PIT + CompactPCI<br>M66EN transition + CompactPCI ENUM#) |
| IRQ6       | Floppy Disk Controller (AD PP5/001 Super I/O)                                       |
| IRQ7       | Parallel Port (AD PP5/001 Super I/O)                                                |
| IRQ8       | Real Time Clock                                                                     |
| IRQ9       | PCI device interrupt                                                                |
| IRQ10      | PCI device interrupt                                                                |
| IRQ11      | PCI interrupt<br><b>OR</b> Serial Ports COM3 + COM4 (AD PP5/001<br>Super I/O)       |
| IRQ12      | Mouse                                                                               |
| IRQ13      | Floating Point Error                                                                |
| IRQ14      | Primary IDE                                                                         |
| IRQ15      | Secondary IDE                                                                       |
| Table 10-2 | Interrupt Structure in PIC Mode                                                     |

| able 10-2 | Interrupt Structure in |
|-----------|------------------------|
|           |                        |

Table 10-3 lists the typical interrupt structure in APIC mode. A total of 24 interrupts are available. The 6300ESB ICH interrupt inputs PIRQA – PIRQH are mapped to IRQ16 – IRQ23 respectively.

| Interrupt | Device(s)                                                                           |  |
|-----------|-------------------------------------------------------------------------------------|--|
| IRQ0      | Legacy PIC Interrupt                                                                |  |
| IRQ1      | Keyboard                                                                            |  |
| IRQ2      | Timer 0                                                                             |  |
| IRQ3      | Serial Port COM2                                                                    |  |
| IRQ4      | Serial Port COM1                                                                    |  |
| IRQ5      | Combined Interrupt (IPMI + PIT + CompactPCI<br>M66EN transition + CompactPCI ENUM#) |  |
| IRQ6      | Floppy Disk Controller (AD PP5/001 Super I/O)                                       |  |
| IRQ7      | Parallel Port (AD PP5/001 Super I/O)                                                |  |
| IRQ8      | Real Time Clock                                                                     |  |
| IRQ9      |                                                                                     |  |
| IRQ10     |                                                                                     |  |
| IRQ11     | Serial Ports COM3 + COM4 (AD PP5/001 Super I/O)                                     |  |
| IRQ12     | Mouse                                                                               |  |
| IRQ13     | Floating Point Error                                                                |  |
| IRQ14     | Primary IDE                                                                         |  |
| IRQ15     | Secondary IDE                                                                       |  |
| IRQ16     | USB 1 UHCI Controller #1<br>PIRQA                                                   |  |
| IRQ17     | AC'97 Audio, Modem, option for SMBus<br>PIRQB                                       |  |
| IRQ18     | SATA<br>PIRQC                                                                       |  |
| IRQ19     | USB 1 UHCI Controller #2<br>PIRQD                                                   |  |
| IRQ20     | PIRQE                                                                               |  |
| IRQ21     | PIRQF                                                                               |  |
| IRQ22     | PIRQG                                                                               |  |
| IRQ23     | USB 2.0 EHCI Controller<br>PIRQH                                                    |  |
| Table 10  | 2 Interrupt Structure in ABIC Mede                                                  |  |

Table 10-3

Interrupt Structure in APIC Mode

## 10.4.3 PCI Device IDs

Each PCI bus, and each device on an individual PCI bus, has a unique ID. For the PP 41x/03x, the bus and device IDs are listed in Table 10-2. The PCI bus numbers in this table assume that the board is fitted into the System Controller slot, that no PMC or XMC modules are fitted and that no bridges are present on the CompactPCI bus.

If the board is fitted into a Peripheral slot, then the CompactPCI bus will not be visible and subsequent bus numbers will be one lower (e.g. Ethernet Channel 1 will be on bus 5).

If PMC or XMC modules with on-board bridges are fitted or if bridges are present on the CompactPCI bus, then several of the busses will move to a higher bus number.

| PCI<br>Express<br>Link | PCI<br>Bus<br>Number | PCI<br>Device ID<br>Rev C | PCI<br>Device ID<br>Rev B | PCI<br>Function<br>Code | Device Name Description                  |
|------------------------|----------------------|---------------------------|---------------------------|-------------------------|------------------------------------------|
|                        | 0                    | 0                         | 0                         |                         | E7520 MCH                                |
|                        | 0                    | 28 - 31                   | 28 - 31                   |                         | 6300ESB ICH                              |
|                        |                      | 28                        | 28                        | 0                       | Hub Interface to PCI-X Bridge            |
|                        |                      | 29                        | 29                        | 0                       | USB Controller #1                        |
|                        |                      |                           |                           | 1                       | USB Controller #2                        |
|                        |                      |                           |                           | 4                       | Watchdog Timer                           |
|                        |                      |                           |                           | 5                       | IOxAPIC (not used)                       |
|                        |                      |                           |                           | 7                       | USB 2.0 Controller                       |
|                        |                      | 30                        | 30                        | 0                       | Hub Interface to PCI Bridge              |
|                        |                      | 31                        | 31                        | 0                       | PCI to LPC Bridge                        |
|                        |                      |                           |                           | 1                       | EIDE Controller                          |
|                        |                      |                           |                           | 2                       | SATA Controller                          |
|                        |                      |                           |                           | 3                       | SMBus Controller                         |
|                        |                      |                           |                           | 5                       | AC'97 Audio Controller                   |
|                        |                      |                           |                           | 6                       | AC'97 Modem Controller (not<br>used)     |
| A or A0                | 1                    | 0                         | 0                         |                         | XMC Interface                            |
| A1                     | 2                    | 0                         | 0                         |                         | XMC Interface (second function)          |
| B0                     | 3                    | 0                         | 0                         |                         | PCI Express to PCI-X Bridge<br>(PEX8114) |
|                        | 4                    | 6                         | 4                         | 0                       | PMC Site 2                               |
|                        | 4                    | 7                         | 5                         | 0                       | PMC Site 2 (second function)             |
|                        | 4                    | 8                         | 8                         | 0                       | CompactPCI Bridge (PCI6540)              |
|                        | 5                    |                           |                           |                         | CompactPCI Bus                           |
| B1                     | 6                    | 0                         | 0                         | 0                       | Ethernet Channel 1 (82573L)              |
| C0                     | 7                    | 0                         | 0                         | 0                       | Ethernet Channel 0 (82573L)              |
| C1                     | 8                    | 0                         | 0                         | 0                       | Ethernet Channel 2 (82573L)              |
|                        | 9                    | 4                         | 0                         | 0                       | PMC Site 1                               |
|                        | 9                    | 5                         | 1                         | 0                       | PMC Site 1 (second function)             |
|                        | 10                   | 4                         | 4                         | 0                       | SM722 Graphics Controller                |
|                        | Table                | e 10-2                    | PCID                      | evice Numb              |                                          |

Table 10-2

PCI Device Numbers

**NOTE:** The BIOS reserves Bus 2 for use with dual-function XMC modules, where PCI Express Link A divides into two 4-lane links, A0 and A1.

## 10.4.4 CompactPCI Bridge Configuration

The BIOS provides Setup menus that allow configuration of certain features of the CompactPCI Bridge, these can be found under the CompactPCI top level menu. The fields available via Setup depend on the board's operating mode.

#### 10.4.5 System Controller Mode

In System controller mode two Setup options are provided:

**ENUM** Interrupt allows the user to specify whether the CompactPCI ENUM interrupt drives NMI or IRQ5.

**M66EN** Interrupt allows the user to specify whether the CompactPCI M66EN signal drives IRQ5.

#### 10.4.6 Satellite Mode

In Satellite mode the board does not connect to the CompactPCI interface, therefore no Setup menu is provided.

#### 10.4.7 Peripheral Mode

When the board is operating in Peripheral mode, the BIOS provides two sub-menus for configuring the upstream and downstream windows of the CompactPCI bridge.

#### 10.4.7.1 Downstream Windows

Downstream windows give the Peripheral mode PP 41x/03x board access to resources on the CompactPCI bus. The CompactPCI bridge provides three downstream windows: window 0 can map either memory or I/O addresses; windows 1 and 2 are for memory addresses only.

The BIOS Setup menu allows the user to specify the size of each window and the CompactPCI address that will be accessed via the window. The local address of the window is configured automatically by the BIOS.

**NOTE:** The local address of downstream windows is not fixed and may change if the board configuration is modified. Application software should always read a window's base address from PCI configuration space.

#### 10.4.7.2 Upstream Windows

Upstream windows give devices on the CompactPCI bus access to resources on the Peripheral mode PP 41x/03x board. The CompactPCI bridge provides three upstream windows: window 0 can map either memory or I/O addresses; windows 1 and 2 are for memory addresses only.

The BIOS allows the user to specify the size of each window and the local address that will be accessed via the window. The System Controller assigns the window's address on the CompactPCI bus.

## PC BIOS

## 10.4.8 Peripheral Mode Window-Size Limitations

The CompactPCI bridge forms PCI addresses by concatenating the least significant bits from the CPU generated address and the most significant bits from the translation base address; the contribution from each part is fixed and depends upon the window type. However, the BIOS always aligns base addresses according to their resource size, to achieve optimal packing. If a window is defined to be smaller than the translation base address granularity, the BIOS assigned base address may result in configuration where offset 0h into the resource window does not map to offset 0h from the translation base address. The example below illustrates this point:

| Configured I/O window size:<br>Bridge window granularity: | 256 bytes<br>4096 bytes |                           |
|-----------------------------------------------------------|-------------------------|---------------------------|
| BIOS assigned base address:                               | 12345600h               | (i.e. 256 byte aligned)   |
| Translation base address:                                 | ABCDE000h               | (i.e. 4096 byte aligned)  |
| Address generated by bridge:                              | ABCDE6xxh               | (xx = offset into window) |

In this example, accesses to offset 0h into the window result in accesses to offset 600h from the translated base address.

### 10.4.8.1 I/O Windows

For I/O windows, the translation base address granularity, and hence minimum practical size, is 4Kbytes.

#### 10.4.8.2 Memory Mapped Windows

For memory mapped windows, the translation base address granularity, and hence minimum practical size, is 1Mbyte.

## **10.5 User Selectable NVRAM Defaults**

The BIOS provides a facility through which the user can save preferred setup option settings to Flash memory (NVRAM). Then, if the BIOS detects that the contents of NVRAM is corrupt, the user can elect to restore the contents from the saved settings, rather than loading factory configured defaults. This facility also allows the board to operate without fitting the battery, but with NVRAM settings different to the factory defaults.

The **Save User Defaults** option in the BIOS Setup **Exit** menu is used to write the current NVRAM settings to Flash memory. When settings are saved to Flash memory, the current BIOS date and time will also be stored; this allows the board to start operating with an appropriate date and time.

NOTE: Saving settings to Flash memory may take several seconds to complete.

The NVRAM restore feature is controlled by the BIOS Defaults option switch (see Figure 10-2). When the BIOS Defaults switch is in the "User" position and the BIOS detects that the NVRAM contents are corrupt, NVRAM settings will be restored from Flash memory (provided that valid settings have been saved). When the switch is in the "Factory" position, the factory-configured defaults will be used.



Figure 10-2

**BIOS Defaults Switch** 

To configure and save preferred NVRAM settings:

- Configure the BIOS in the usual manner via the Setup menus
- Reboot the board and allow it to proceed through to the boot loader without error
- Reboot the board and enter Setup
- From the Exit menu, select Save User Defaults
- Set the BIOS Defaults switch to enable the restore feature

## PC BIOS

## 10.6 The Recovery BIOS

In the unlikely event that the board's BIOS ROM contents becomes corrupted and it is not possible to perform the normal BIOS update procedure, the board provides a minimal Recovery BIOS that will allow the board to boot from a specially prepared floppy disk and restore a known-good BIOS image.

The Recovery BIOS is located in a special sector in the BIOS ROM that is protected from accidental erasure by hardware means. When a BIOS update is performed, the Recovery BIOS does not get updated.

When power is applied to the board, or when the board is reset, the CPU starts to execute the Recovery BIOS. From here a checksum test is performed on the first 64Kbytes of the main BIOS to ensure that it is intact. When the checksum is validated, control passes to the main BIOS and the board boots normally. If the checksum test fails, the BIOS recovery process is invoked automatically.

The BIOS recovery process can also be forced using the Boot Type Switch, see Figure 10-3.



Figure 10-3 Boot

**Boot Type Switch** 

The recovery BIOS will indicate its progress via a serial terminal connected to COM1 or COM2, as determined by the Console Port Switch (see Figure 6-2). VGA output is not supported.

The recovery BIOS requires a specially prepared disk image: a suitable recovery disk image can be obtained from Concurrent Technologies, if required.

## **11 SYSTEM MANAGEMENT**

## **11.1 Power Management**

The Intel Core Duo processor incorporates a mechanism for changing the processor's operating frequency and core voltage under software control. By making these reductions the board's maximum power consumption is also reduced substantially.

The Intel Core Duo processor supports a number of discrete operating frequencies that vary between 1.0 GHz and full speed (see Table 11-1). The BIOS provides a Setup menu (Advanced | Advanced Processor Options | CPU Operating Frequency) that allows the operating frequency of the CPU to be set prior to booting an operating system. By default the CPU will operate at full speed.

| 2.0 GHz Intel Core Duo<br>Processor T2500 | 1.66 GHz Intel Core Duo<br>Processor L2400 | 2.16 GHz Intel Core 2<br>Duo Processor T7400 |
|-------------------------------------------|--------------------------------------------|----------------------------------------------|
| 2.0 GHz                                   |                                            | 2.16 GHz                                     |
| 1.66 GHz                                  | 1.66 GHz                                   | 1.66 GHz                                     |
| 1.33 GHz                                  | 1.33 GHz                                   | 1.33 GHz                                     |
| 1.0 GHz                                   | 1.0 GHz                                    | 1.0 GHz                                      |
|                                           |                                            |                                              |

| Table 11-1 | CPU Operating Speed BIOS Options |
|------------|----------------------------------|
|------------|----------------------------------|

This mechanism for power reduction allows the board to operate in environments where power capacity is limited (e.g. under battery power), or in systems where cooling airflow is less than adequate. In this last case it may be wise to also consider some of the Thermal Management options available on this board (see Section 11.2).

**NOTE:** During POST, the BIOS will always report the maximum possible CPU frequency, as specified by the CPU's Brand String.

## SYSTEM MANAGEMENT

## **11.2 Thermal Management**

The maximum power dissipation of the Intel Core Duo processor may sometimes be higher than that of previous Intel Pentium M processors. Under typical load conditions, the heatsink (and cooling airflow) will keep the processor die temperature within specification. However, if the board is running CPU-intensive or stress software or if the airflow is inadequate, the heatsink alone may not be able to prevent the processor overheating.

To ensure that the processor always operates within its thermal specifications, it includes several thermal management and protection functions. Each of these is described below. A BIOS setup option is used to select which functions are to be enabled. See Section 11.2.5 for further details.

## 11.2.1 Thermal Monitor 1 (TM1)

TM1 uses temperature sensors located near to the hottest parts of each CPU core on the processor die. If a sensor detects a critically high temperature a thermal control circuit (TCC) will modulate (i.e. alternately stop and start) the core clocks for the associated CPU core. This causes the CPU core to halt for short periods and decreases its power consumption, which in turn lowers the die temperature. Note that TM1 operates independently on each of the CPU cores.

The severity of the modulation will increase as the die temperature rises, up to a maximum of about 50%. The TCC will cease modulation when the die temperature has fallen to a non-critical value.

Intel individually calibrates the temperature sensors. The TM1 characteristics are also fixed by Intel and cannot be modified.

The drawbacks of TM1 are that it starts to operate at a relatively low temperature (about 90°C) and that it has a low modulation rate, which can produce undesirable software latencies.

TM1 is disabled after Reset and has to be enabled by the BIOS (see Section 11.2.5).

## 11.2.2 Thermal Monitor 2 (TM2)

TM2 uses the same temperature sensors as TM1. When the TM2 thermal control circuit is triggered, the operating frequency and core voltage of both CPU cores will be reduced, causing the power consumption to fall, which in turn lowers the die temperature.

Because a CPU under TM2 control operates continuously, the overall system performance for a given reduction in power consumption is higher than TM1. System latency is also lower when using TM2.

TM2 is disabled after Reset and has to be enabled by the BIOS (see Section 11.2.5).

## 11.2.3 CPU Thermal Trip

The processor chip also contains a thermal trip circuit. This is intended to protect the processor in the event of a catastrophic cooling failure. If the die temperature reaches approximately 125°C, it shuts down the processor core and asserts the THERMTRIP# signal. Logic on the board responds to this assertion by removing the processor core voltage within a few milliseconds.

A power cycle (i.e. OFF then ON) is required to restore normal operation. The thermal trip circuit is always operational and cannot be disabled.

**NOTE:** The User LED will flash rapidly (at a rate of approximately 4Hz) if the thermal trip circuit activates.

## 11.2.4 PC BIOS Setup Options

The PC BIOS Setup Menu provides control over the thermal management functions, using the setting for the Advanced | Advanced Processor Options | Thermal Control Circuit option. It offers four choices, namely:

- Disabled only the Thermal Trip is enabled
- TM1 the CPU's clock modulation mechanism is used to reduce power consumption; the Thermal Trip is enabled
- TM2 the CPU operating frequency is lowered to reduce power consumption; the Thermal Trip is enabled
- TM2 + TM1 TM2 will be used during normal operation, however if this fails to keep the
  operating temperature to an acceptable level TM1 will be invoked in addition.

The default setting is disabled.

It may be desirable that some form of thermal management is enabled to handle operation at very high load and high temperature. Under normal conditions, even with high loads, the standard heatsink and specified forced air cooling are adequate to keep the processor operating within its limits even with the Thermal Management option set to Disabled. The BIOS setup option provides a means to enable additional protection if there is any concern about heat dissipation in the particular system being used.

#### **11.2.5 Processor Thermal Status Indication**

The User LED may be programmed to indicate if the processor die has reached the critical temperature at which thermal management is activated. This is done using the User LED Mode option switch. Figure 11-1 shows the location of this switch on the board, its settings and default position.



#### Figure 11-1 User LED Mode Switch

The User LED will also indicate a CPU thermal trip. See Section 11.2.3 for details.

# SYSTEM MANAGEMENT

## **11.3 ECC Error Logging**

The E7520 MCH includes hardware for detecting and correcting single-bit ECC errors and for detecting multi-bit ECC errors. Both types of ECC error can be recorded by the BIOS via the DMI Event Log (Advanced | DMI Event Logging | View DMI event log).

#### 11.3.1 Single-bit ECC Errors

Single-bit ECC errors are a rare occurrence in normal operation. The chipset will detect single bit errors during memory reads and automatically pass the corrected data to the CPU instead.

Single-bit ECC errors are recorded by the BIOS so that the user can be made aware of any unusual behavior.

#### 11.3.2 Multi-bit ECC Errors

Multi-bit ECC errors are a very rare occurrence in normal operation. The chipset can detect multibit errors, but is unable to make corrections; therefore the BIOS will halt the board to prevent invalid code or data being processed.

In the unlikely event that a board halts unexpectedly, the user should examine the event log to determine whether a multi-bit ECC error was the cause.

### 11.3.3 Background ECC Event Logging

The BIOS code responsible for recording ECC errors remains resident in System Management memory after the operating system loads. This code is invisible to the operating system and consumes no CPU cycles or memory resources, unless triggered.

The ECC error logging code is triggered by a System Management Interrupt, which is generated by the hardware ECC logic. The error logging code minimizes its impact on the operating system by only recording one single-bit ECC event per hour.

Multi-bit ECC errors will always cause the board to halt, regardless of whether ECC Event Logging is enabled.

#### 11.3.4 Memory Scrubbing

The E7520 MCH includes hardware for reading all populated locations in memory space and correcting any single-bit ECC errors that are found. This activity takes place during periods of memory bus inactivity and hence does not impact performance. The entire 4 Gbyte memory space can be scrubbed in approximately 6 hours. The rationale for doing this is to remove soft memory errors while they are still correctable (i.e. single-bit) and before they deteriorate into non-correctable (i.e. multi-bit) errors.

| unctional Specific |                                                                                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor:         | <ul> <li>2.0 GHz or 1.66 GHz Intel Core Duo processor or 2.16 GHz Inte<br/>Core 2 Duo processor.</li> </ul>                                                                                                                                                            |
| Level 1 Caches:    | 32Kbytes instruction cache and 32 Kbytes data cache.                                                                                                                                                                                                                   |
| Level 2 Cache:     | <ul> <li>2048 Kbytes (Core Duo) or 4096 Kbytes (Core 2 Duo) on-die<br/>RAM operating at core frequency.</li> </ul>                                                                                                                                                     |
| Memory:            | <ul> <li>1 Mbyte Flash EPROM for PC BIOS using soldered 82802AC8<br/>or equivalent Firmware Hub device.</li> </ul>                                                                                                                                                     |
|                    | <ul> <li>Up to 4 Gbytes DDR2-400 SDRAM with ECC as defined by<br/>order number.</li> </ul>                                                                                                                                                                             |
| Interfaces:        | <ul> <li>64/32-bit 66/33 MHz CompactPCI interface utilizing a PCI to PC<br/>bridge. The board supports 5V or 3.3V CPCI signaling levels.</li> </ul>                                                                                                                    |
|                    | <ul> <li>One RS232 serial channel via front panel connector using 16550 compatible UART. Limited set of signals.</li> </ul>                                                                                                                                            |
|                    | <ul> <li>One RS232 serial channel via J5 connector using 16550<br/>compatible UART. Full set of signals.</li> </ul>                                                                                                                                                    |
|                    | <ul> <li>Two EIDE/Ultra ATA100 interfaces to on-board Compact Flash<br/>site and on-board mass storage option interface.</li> </ul>                                                                                                                                    |
|                    | <ul> <li>Two SATA150 interfaces via J5 connector.</li> </ul>                                                                                                                                                                                                           |
|                    | • PS/2 keyboard and mouse interfaces via front panel connector.                                                                                                                                                                                                        |
|                    | <ul> <li>One USB interface via front panel connector and three USB<br/>interfaces via J5 connector. Both USB 1.1 (1.5 and 12Mbit/s)<br/>and USB 2.0 (480Mbits/s) operation are supported.</li> </ul>                                                                   |
|                    | AC'97 Audio CODEC interface via J5 connector.                                                                                                                                                                                                                          |
|                    | <ul> <li>One single-width PMC site supporting 64/32-bit 66/33 MHz PCI<br/>interface with 3.3V or 5V signaling. Both 5V and 3.3V power<br/>rails are provided.</li> </ul>                                                                                               |
|                    | <ul> <li>One single-width PMC site supporting 64/32-bit 66/33 MHz PCI<br/>or 100MHz PCI-X interface with 3.3V signaling. Both 5V and<br/>3.3V power rails are provided.</li> </ul>                                                                                     |
|                    | Eight-lane XMC interface on above PMC site.                                                                                                                                                                                                                            |
|                    | <ul> <li>Two Gigabit Ethernet interfaces using 82573L Ethernet<br/>controllers with 10/100/1000Mbits/s connections via J3. Support<br/>for PICMG 2.16 backplane networking. Optional rear panel<br/>Ethernet I/O via RJ45 connections on transition module.</li> </ul> |
|                    | <ul> <li>One front panel Gigabit Ethernet interface using 82573L<br/>Ethernet controller with 10/100/1000Mbits/s operation.</li> </ul>                                                                                                                                 |
|                    | <ul> <li>External Push Button Reset input via J2.</li> </ul>                                                                                                                                                                                                           |
|                    | <ul> <li>IPMI SMIC interface and IPMB 0 and IPMB 1 interfaces<br/>supported by on-board microcontroller.</li> </ul>                                                                                                                                                    |
| Peripherals:       | <ul> <li>Intel 6300ESB ICH device provides standard PC-AT architectur<br/>peripherals.</li> </ul>                                                                                                                                                                      |
|                    | PC AT Real Time Clock.                                                                                                                                                                                                                                                 |
|                    | 32-bit Periodic Interval Timer with processor interrupt capability                                                                                                                                                                                                     |

Α

• 32-bit Periodic Interval Timer with processor interrupt capability.

## A.2 Environmental Specification (N Series)

## A.2.1 Temperature Range

Operating...... 0°C to +55°C @ 400LFM air flow Storage.....-40°C to +85°C

The processor die temperature can be monitored via the IPMI subsystem (see Section 7.4.4) or by reading various status registers (see Section 9.7).

**NOTE:** If the on-board disk drive option is fitted, the operating temperature range will be restricted to +5°C to +55°C and the storage temperature range will be restricted to -40°C to +65°C.

**NOTE:** The battery life will be reduced by storage at high temperatures due to increased self-discharge. It is therefore recommended that the battery be removed during storage.

### A.2.2 Humidity

Operating...... 10% to 90% non-condensing Storage...... 10% to 90% non-condensing

## A.3 Dimensions

| Height | 23.3cm                            |
|--------|-----------------------------------|
| Depth  | 16.0cm                            |
| Width  |                                   |
| Weight | 800g (2.0 GHz / 2.16GHz variants) |
| -      | 660g (1.66 GHz variants)          |

**NOTE:** The above weights are for a board with 1 Gbyte DDR2 memory and two PMC covers fitted and no PMC module(s) or Mass Storage Kit or CompactFlash module fitted.

# A.4 Electrical Specification

## A.4.1 Power Supply Requirements

| Full<br>Speed | Actual<br>Speed |         | 5V<br>5, -3% |         | 8.3V<br>5, -3% | +12V<br>+/-5% | -12V<br>+/-5% |
|---------------|-----------------|---------|--------------|---------|----------------|---------------|---------------|
|               |                 | Typical | Maximum      | Typical | Maximum        | Maximum       | Maximum       |
| 2.16 GHz      | 2.16 GHz        | 6.4A    | 11.4A        | 3.5A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.66 GHz        | 5.2A    | 8.5A         | 3.5A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.33 GHz        | 4.6A    | 7.2A         | 3.5A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.0 GHz         | 4.1A    | 5.9A         | 3.4A    | 4.4A           | 0.05A         | 0.05A         |
| 2.0 GHz       | 2.0 GHz         | 6.2A    | 9.5A         | 3.8A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.66 GHz        | 5.3A    | 7.5A         | 3.8A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.0 GHz         | 3.9A    | 4.4A         | 3.8A    | 4.4A           | 0.05A         | 0.05A         |
| 1.66 GHz      | 1.66 GHz        | 4.8A    | 6.7A         | 3.4A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.33 GHz        | 4.4A    | 5.7A         | 3.4A    | 4.4A           | 0.05A         | 0.05A         |
|               | 1.0 GHz         | 4.0A    | 4.9A         | 3.4A    | 4.4A           | 0.05A         | 0.05A         |

Table A-1

Voltage and Current Requirements

**NOTE:** The maximum current values for the +5V and 3.3V rails will not normally be reached simultaneously. In general, the +5V rail current will increase with CPU activity, and the 3.3V current with DRAM activity however caused, e.g. DMA transfers.

**NOTE:** This is for a board with 1 Gbyte DDR2 memory and with no Mass Storage Kit, PMC modules or CompactFlash fitted.

**NOTE:** +/- 12V supplies are provided primarily for the PMC interface but the +12V supply must be present for the board to operate correctly. When used for PMC they are limited to 500mA for +12V and 200mA for -12V.

## A.5 Connectors



## A.5.1 CompactPCI Interface (J1) Pin-outs

The CompactPCI interface connector J1 consists of a 150-pin connector with pins assigned as follows:

| Pin   | Α                                          | В            | С        | D       | E        | F   |   |  |
|-------|--------------------------------------------|--------------|----------|---------|----------|-----|---|--|
| 25    | 5V                                         | REQ64#       | ENUM#    | 3.3V    | 5V       | GND |   |  |
| 24    | AD[1]                                      | 5V           | V(I/O)   | AD[0]   | ACK64#   | GND |   |  |
| 23    | 3.3V                                       | AD[4]        | AD[3]    | 5V      | AD[2]    | GND |   |  |
| 22    | AD[7]                                      | GND          | 3.3V     | AD[6]   | AD[5]    | GND |   |  |
| 21    | 3.3V                                       | AD[9]        | AD[8]    | M66EN   | C/BE[0]# | GND |   |  |
| 20    | AD[12]                                     | GND          | V(I/O)   | AD[11]  | AD[10]   | GND |   |  |
| 19    | 3.3V                                       | AD[15]       | AD[14]   | GND     | AD[13]   | GND | J |  |
| 18    | SERR#                                      | GND          | 3.3V     | PAR     | C/BE[1]# | GND | 1 |  |
| 17    | 3.3V                                       | IPMB_SCL     | IPMB_SDA | GND     | PERR#    | GND | Ī |  |
| 16    | DEVSEL#                                    | GND          | V(I/O)   | STOP#   | LOCK#    | GND | С |  |
| 15    | 3.3V                                       | FRAME#       | IRDY#    | BD_SEL# | TRDY#    | GND | 0 |  |
| 12-14 |                                            |              | KEY AREA |         |          |     | Ν |  |
| 11    | AD[18]                                     | AD[17]       | AD[16]   | GND     | C/BE[2]# | GND | Ν |  |
| 10    | AD[21]                                     | GND          | 3.3V     | AD[20]  | AD[19]   | GND | E |  |
| 9     | C/BE[3]#                                   | IDSEL        | AD[23]   | GND     | AD[22]   | GND | С |  |
| 8     | AD[26]                                     | GND          | V(I/O)   | AD[25]  | AD[24]   | GND | Т |  |
| 7     | AD[30]                                     | AD[29]       | AD[28]   | GND     | AD[27]   | GND | 0 |  |
| 6     | REQ0#                                      | PCI_PRESENT# | 3.3V     | CLK     | AD[31]   | GND | R |  |
| 5     | NC                                         | NC           | PCI_RST# | GND     | GNT0#    | GND |   |  |
| 4     | IPMB_PWR                                   | HEALTHY#     | V(I/O)   | INTP    | INTS     | GND | Ι |  |
| 3     | INTA#                                      | INTB#        | INTC#    | 5V      | INTD#    | GND | Ι |  |
| 2     | NC                                         | 5V           | NC       | NC      | NC       | GND | Ι |  |
| 1     | 5V                                         | -12V         | NC       | +12V    | 5V       | GND |   |  |
| Pin   | Α                                          | В            | С        | D       | E        | F   |   |  |
|       | Table A-2 CompactPCI J1 Interface Pin-outs |              |          |         |          |     |   |  |

Table A-2

CompactPCI J1 Interface Pin-outs

NOTE: PICMG 2.16 defines pin B6 as PCI\_PRESENT#. In earlier PICMG specifications this pin is defined as GND.

A.5.2 CompactPCI Interface (J2) Pin-outs The CompactPCI interface connector J2 consists of a 132-pin connector with pins assigned as follows:

| Pin | Α        | В      | С         | D         | E            | F   |   |
|-----|----------|--------|-----------|-----------|--------------|-----|---|
| 22  | GA4      | GA3    | GA2       | GA1       | GA0          | GND |   |
| 21  | CLK6     | GND    | NC        | NC        | NC           | GND |   |
| 20  | CLK5     | GND    | NC        | GND       | NC           | GND |   |
| 19  | GND      | GND    | IPMB1 SDA | IPMB1 SCL | IPMB1 ALERT# | GND |   |
| 18  | NC       | NC     | NC        | GND       | NC           | GND |   |
| 17  | NC       | GND    | PRST#     | REQ6#     | GNT6#        | GND | J |
| 16  | NC       | NC     | DEG#      | GND       | NC           | GND | 2 |
| 15  | NC       | GND    | FAL#      | REQ5#     | GNT5#        | GND |   |
| 14  | AD[35]   | AD[34] | AD[33]    | GND       | AD[32]       | GND | С |
| 13  | AD[38]   | GND    | V(I/O)    | AD[37]    | AD[36]       | GND | 0 |
| 12  | AD[42]   | AD[41] | AD[40]    | GND       | AD[39]       | GND | Ν |
| 11  | AD[45]   | GND    | V(I/O)    | AD[44]    | AD[43]       | GND | Ν |
| 10  | AD[49]   | AD[48] | AD[47]    | GND       | AD[46]       | GND | E |
| 9   | AD[52]   | GND    | V(I/O)    | AD[51]    | AD[50]       | GND | С |
| 8   | AD[56]   | AD[55] | AD[54]    | GND       | AD[53]       | GND | Т |
| 7   | AD[59]   | GND    | V(I/O)    | AD[58]    | AD[57]       | GND | 0 |
| 6   | AD[63]   | AD[62] | AD[61]    | GND       | AD[60]       | GND | R |
| 5   | C/BE[5]# | 64EN#  | V(I/O)    | C/BE[4]#  | PAR64        | GND |   |
| 4   | V(I/O)   | NC     | C/BE[7]#  | GND       | C/BE[6]#     | GND |   |
| 3   | CLK4     | GND    | GNT3#     | REQ4#     | GNT4#        | GND |   |
| 2   | CLK2     | CLK3   | SYSEN#    | GNT2#     | REQ3#        | GND |   |
| 1   | CLK1     | GND    | REQ1#     | GNT1#     | REQ2#        | GND |   |
| Pin | А        | В      | С         | D         | E            | F   |   |

Table A-3

**CompactPCI J2 Interface Pin-outs** 

## A.5.3 CompactPCI Interface (J3) Pin-outs

The CompactPCI interface I/O connector J3 consists of a 114-pin connector with pins assigned as follows:

| Pin | Α        | В       | С          | D      | E       | F   |          |
|-----|----------|---------|------------|--------|---------|-----|----------|
| 19  | GND      | GND     | GND        | GND    | GND     | GND |          |
| 18  | LPa_DA   | LPa_DA# | GND        | LPa_DC | LPa_DC# | GND |          |
| 17  | LPa_DB   | LPa_DB# | GND        | LPa_DD | LPa_DD# | GND | Ethernet |
| 16  | LPb_DA   | LPb_DA# | GND        | LPb_DC | LPb_DC# | GND |          |
| 15  | LPb_DB   | LPb_DB# | GND        | LPb_DD | LPb_DD# | GND |          |
| 14  | +3.3V    | +3.3V   | TM_PRESENT | +5V    | +5V     | GND | TM POWER |
| 13  | I/O 5    | I/O 4   | I/O 3      | I/O 2  | I/O 1   | GND |          |
| 12  | I/O 10   | I/O 9   | I/O 8      | I/O 7  | I/O 6   | GND |          |
| 11  | I/O 15   | I/O 14  | I/O 13     | I/O 12 | I/O 11  | GND |          |
| 10  | I/O 20   | I/O 19  | I/O 18     | I/O 17 | I/O 16  | GND |          |
| 9   | I/O 25   | I/O 24  | I/O 23     | I/O 22 | I/O 21  | GND |          |
| 8   | I/O 30   | I/O 29  | I/O 28     | I/O 27 | I/O 26  | GND |          |
| 7   | I/O 35   | I/O 34  | I/O 33     | I/O 32 | I/O 31  | GND | PMC 2    |
| 6   | I/O 40   | I/O 39  | I/O 38     | I/O 37 | I/O 36  | GND | I/O      |
| 5   | I/O 45   | I/O 44  | I/O 43     | I/O 42 | I/O 41  | GND |          |
| 4   | I/O 50   | I/O 49  | I/O 48     | I/O 47 | I/O 46  | GND |          |
| 3   | I/O 55   | I/O 54  | I/O 53     | I/O 52 | I/O 51  | GND | ]        |
| 2   | I/O 60   | I/O 59  | I/O 58     | I/O 57 | I/O 56  | GND | ]        |
| 1   | SPKR Out | I/O 64  | I/O 63     | I/O 62 | I/O 61  | GND |          |
| Pin | Α        | В       | С          | D      | E       | F   |          |

Table A-4

CompactPCI J3 Interface Pin-outs

**NOTE:** Pin C14 is used to detect when an AD PP5/001 Transition Module is fitted. It causes the COM2 serial port RS232 buffers to be disabled to avoid possible damage to the Transition Module.

A.5.4 CompactPCI Interface (J5) Pin-outs The CompactPCI interface I/O connector J5 consists of a 132-pin connector with pins assigned as follows.

| Pin | Α       | В               | С           | D        | E        | F   |         |
|-----|---------|-----------------|-------------|----------|----------|-----|---------|
| 22  | I/O 5   | I/O 4           | I/O 3       | I/O 2    | I/O 1    | GND |         |
| 21  | I/O 10  | I/O 9           | I/O 8       | I/O 7    | I/O 6    | GND |         |
| 20  | I/O 15  | I/O 14          | I/O 13      | I/O 12   | I/O 11   | GND |         |
| 19  | I/O 20  | I/O 19          | I/O 18      | I/O 17   | I/O 16   | GND |         |
| 18  | I/O 25  | I/O 24          | I/O 23      | I/O 22   | I/O 21   | GND |         |
| 17  | I/O 30  | I/O 29          | I/O 28      | I/O 27   | I/O 26   | GND | PMC1    |
| 16  | I/O 35  | I/O 34          | I/O 33      | I/O 32   | I/O 31   | GND | I/O     |
| 15  | I/O 40  | I/O 39          | I/O 38      | I/O 37   | I/O 36   | GND |         |
| 14  | I/O 45  | I/O 44          | I/O 43      | I/O 42   | I/O 41   | GND |         |
| 13  | I/O 50  | I/O 49          | I/O 48      | I/O 47   | I/O 46   | GND |         |
| 12  | I/O 55  | I/O 54          | I/O 53      | I/O 52   | I/O 51   | GND |         |
| 11  | I/O 60  | I/O 59          | I/O 58      | I/O 57   | I/O 56   | GND |         |
| 10  | GND     | I/O 64          | I/O 63      | I/O 62   | I/O 61   | GND |         |
| 9   | TR_RST# | GND             | GND         | GND      | GND      | GND |         |
| 8   | SATA0_R | SATA0_R#        | GND         | SATA0_T  | SATA0_T# | GND | SATA0   |
| 7   | SATA1_R | SATA1_R#        | GND         | SATA1_T  | SATA1_T# | GND | SATA1   |
| 6   | GND     | GND             | AC_CLK      | COM2 DSR | COM2 DTR | GND | COM2,   |
| 5   | USBD2#  | USBD2           | AC_SDIN     | COM2 CTS | COM2 RTS | GND | USB2 &  |
| 4   | USBD3#  | USBD3           | AC_SDOUT    | COM2 RxD | COM2 TxD | GND | USB3    |
| 3   | LDRQ1#  | MUX I/O<br>DATA | MUX I/O CLK | AC_SYNC  | COM2 DCD | GND | MUX I/O |
| 2   | LAD3    | LAD2            | LAD1        | LAD0     | GND      | GND | LPC Bus |
| 1   | USBD1#  | USBD1           | SERIRQ      | LFRAME#  | TM_CLK   | GND | USB1    |
| Pin | Α       | В               | С           | D        | E        | F   |         |

Table A-5

**CompactPCI J5 Interface Pin-outs** 

# A.5.5 On-Board Mass Storage Option Connector (P5) Pin-outs

| Pin No. | Signal Name | Pin No. | Signal Name |
|---------|-------------|---------|-------------|
| 1       | IDE_RST#    | 2       | GND         |
| 3       | SDD7        | 4       | SDD8        |
| 5       | SDD6        | 6       | SDD9        |
| 7       | SDD5        | 8       | SDD10       |
| 9       | SDD4        | 10      | SDD11       |
| 11      | SDD3        | 12      | SDD12       |
| 13      | SDD2        | 14      | SDD13       |
| 15      | SDD1        | 16      | SDD14       |
| 17      | SDD0        | 18      | SDD15       |
| 19      | GND         | 20      | +3.3V       |
| 21      | SDREQ       | 22      | GND         |
| 23      | SDIOW#      | 24      | GND         |
| 25      | SDIOR#      | 26      | GND         |
| 27      | SIORDY      | 28      | NC          |
| 29      | SDDACK#     | 30      | GND         |
| 31      | INT15#      | 32      | NC          |
| 33      | SDA1        | 34      | PDIAG       |
| 35      | SDA0        | 36      | SDA2        |
| 37      | SDCS1#      | 38      | SDCS3#      |
| 39      | ACTIVITY#   | 40      | GND         |
| 41      | +5V         | 42      | +5V MOTOR   |
| 43      | GND         | 44      | NC          |

Table A-6

On-Board Mass Storage Option (P5) Interface Pin-outs

## A.5.6 PMC Site Connectors (J11 - J14 and J21 - J24) Pin-outs

Signal assignments on the PMC connectors are shown in Tables A-7, A-8, A-9 and A-10.

| Pin No. | Signal Name | Pin No. | Signal Name |  |  |  |
|---------|-------------|---------|-------------|--|--|--|
| 1       | NC          | 2       | -12V        |  |  |  |
| 3       | GND         | 4       | INTA#       |  |  |  |
| 5       | INTB#       | 6       | INTC#       |  |  |  |
| 7       | BUSMODE#1   | 8       | +5V         |  |  |  |
| 9       | INTD#       | 10      | NC          |  |  |  |
| 11      | GND         | 12      | +3.3V††     |  |  |  |
| 13      | CLK         | 14      | GND         |  |  |  |
| 15      | GND         | 16      | GNT#        |  |  |  |
| 17      | REQ#        | 18      | +5V         |  |  |  |
| 19      | V (I/O)     | 20      | AD(31)      |  |  |  |
| 21      | AD(28)      | 22      | AD(27)      |  |  |  |
| 23      | AD(25)      | 24      | GND         |  |  |  |
| 25      | GND         | 26      | C/BE(3)#    |  |  |  |
| 27      | AD(22)      | 28      | AD(21)      |  |  |  |
| 29      | AD(19)      | 30      | +5V         |  |  |  |
| 31      | V (I/O)     | 32      | AD(17)      |  |  |  |
| 33      | FRAME#      | 34      | GND         |  |  |  |
| 35      | GND         | 36      | IRDY#       |  |  |  |
| 37      | DEVSEL#     | 38      | +5V         |  |  |  |
| 39      | GND         | 40      | LOCK#       |  |  |  |
| 41      | SDONE#†     | 42      | SBO#†       |  |  |  |
| 43      | PAR         | 44      | GND         |  |  |  |
| 45      | V (I/O)     | 46      | AD(15)      |  |  |  |
| 47      | AD(12)      | 48      | AD(11)      |  |  |  |
| 49      | AD(09)      | 50      | +5V         |  |  |  |
| 51      | GND         | 52      | C/BE(0)#    |  |  |  |
| 53      | AD(06)      | 54      | AD(05)      |  |  |  |
| 55      | AD(04)      | 56      | GND         |  |  |  |
| 57      | V (I/O)     | 58      | AD(03)      |  |  |  |
| 59      | AD(02)      | 60      | AD(01)      |  |  |  |
| 61      | AD(00)      | 62      | +5V         |  |  |  |
| 63      | GND         | 64      | REQ64#      |  |  |  |
|         |             |         |             |  |  |  |

Table A-7

PMC J11 and J21 Connector Pin-outs

| Pin No.                                  | Signal Name                                                                                                 | Pin No. | Signal Name |  |  |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-------------|--|--|
| 1                                        | +12V                                                                                                        | 2       | NC          |  |  |
| 3                                        | NC                                                                                                          | 4       | NC          |  |  |
| 5                                        | NC                                                                                                          | 6       | GND         |  |  |
| 7                                        | GND                                                                                                         | 8       | NC          |  |  |
| 9                                        | NC                                                                                                          | 10      | NC          |  |  |
| 11                                       | +3.3V††                                                                                                     | 12      | +3.3V       |  |  |
| 13                                       | RST#                                                                                                        | 14      | GND         |  |  |
| 15                                       | +3.3V                                                                                                       | 16      | GND         |  |  |
| 17                                       | NC                                                                                                          | 18      | GND         |  |  |
| 19                                       | AD(30)                                                                                                      | 20      | AD(29)      |  |  |
| 21                                       | GND                                                                                                         | 22      | AD(26)      |  |  |
| 23                                       | AD(24)                                                                                                      | 24      | +3.3V       |  |  |
| 25                                       | IDSEL                                                                                                       | 26      | AD(23)      |  |  |
| 27                                       | +3.3V                                                                                                       | 28      | AD(20)      |  |  |
| 29                                       | AD(18)                                                                                                      | 30      | GND         |  |  |
| 31                                       | AD(16)                                                                                                      | 32      | C/BE(2)#    |  |  |
| 33                                       | GND                                                                                                         | 34      | NC          |  |  |
| 35                                       | TRDY#                                                                                                       | 36      | +3.3V       |  |  |
| 37                                       | GND                                                                                                         | 38      | STOP#       |  |  |
| 39                                       | PERR#                                                                                                       | 40      | GND         |  |  |
| 41                                       | +3.3V                                                                                                       | 42      | SERR#       |  |  |
| 43                                       | C/BE(1)#                                                                                                    | 44      | GND         |  |  |
| 45                                       | AD(14)                                                                                                      | 46      | AD(13)      |  |  |
| 47                                       | M66EN                                                                                                       | 48      | AD(10)      |  |  |
| 49                                       | AD(08)                                                                                                      | 50      | +3.3V       |  |  |
| 51                                       | AD(07)                                                                                                      | 52      | NC          |  |  |
| 53                                       | +3.3V                                                                                                       | 54      | NC          |  |  |
| 55                                       | PMC-RSVD                                                                                                    | 56      | GND         |  |  |
| 57                                       | PMC-RSVD                                                                                                    | 58      | EREADY††    |  |  |
| 59                                       | GND                                                                                                         | 60      | NC          |  |  |
| 61                                       | ACK64#                                                                                                      | 62      | +3.3V       |  |  |
| 63                                       | GND                                                                                                         | 64      | +3.3V††     |  |  |
| # denotes active I<br>†† pulled high via | <pre># denotes active low, † pulled high via 2.7kOhm resistor,<br/>+ pulled high via 10kOhm resistor.</pre> |         |             |  |  |

Table A-8

PMC J12 and J22 Connector Pin-outs

NOTE: Pins 58 and 64 are pulled high to suit Processor-PMC modules.

| Pin No.       | Signal Name | Pin No. | Signal Name |
|---------------|-------------|---------|-------------|
| 1             | NC          | 2       | GND         |
| 3             | GND         | 4       | C/BE(7)#    |
| 5             | C/BE(6)#    | 6       | C/BE(5)#    |
| 7             | C/BE(4)#    | 8       | GND         |
| 9             | V(I/O)      | 10      | PAR64       |
| 11            | AD(63)      | 12      | AD(62)      |
| 13            | AD(61)      | 14      | GND         |
| 15            | GND         | 16      | AD(60)      |
| 17            | AD(59)      | 18      | AD(58)      |
| 19            | AD(57)      | 20      | GND         |
| 21            | V(I/O)      | 22      | AD(56)      |
| 23            | AD(55)      | 24      | AD(54)      |
| 25            | AD(53)      | 26      | GND         |
| 27            | GND         | 28      | AD(52)      |
| 29            | AD(51)      | 30      | AD(50)      |
| 31            | AD(49)      | 32      | GND         |
| 33            | GND         | 34      | AD(48)      |
| 35            | AD(47)      | 36      | AD(46)      |
| 37            | AD(45)      | 38      | GND         |
| 39            | V(I/O)      | 40      | AD(44)      |
| 41            | AD(43)      | 42      | AD(42)      |
| 43            | AD(41)      | 44      | GND         |
| 45            | GND         | 46      | AD(40)      |
| 47            | AD(39)      | 48      | AD(38)      |
| 49            | AD(37)      | 50      | GND         |
| 51            | GND         | 52      | AD(36)      |
| 53            | AD(35)      | 54      | AD(34)      |
| 55            | AD(33)      | 56      | GND         |
| 57            | V(I/O)      | 58      | AD(32)      |
| 59            | NC          | 60      | NC          |
| 61            | NC          | 62      | GND         |
| 63            | GND         | 64      | NC          |
| V(I/O) = 3.3V |             |         |             |

Table A-9

PMC J13 and J23 Connector Pin-outs

| Pin No.    | Signal Name | Pin No.          | Signal Name  |
|------------|-------------|------------------|--------------|
| 1          | I/O 1       | 2                | I/O 2        |
| 3          | I/O 3       | 4                | I/O 4        |
| 5          | I/O 5       | 6                | I/O 6        |
| 7          | I/O 7       | 8                | I/O 8        |
| 9          | I/O 9       | 10               | I/O 10       |
| 11         | I/O 11      | 12               | I/O 12       |
| 13         | I/O 13      | 14               | I/O 14       |
| 15         | I/O 15      | 16               | I/O 16       |
| 17         | I/O 17      | 18               | I/O 18       |
| 19         | I/O 19      | 20               | I/O 20       |
| 21         | I/O 21      | 22               | I/O 22       |
| 23         | I/O 23      | 24               | I/O 24       |
| 25         | I/O 25      | 26               | I/O 26       |
| 27         | I/O 27      | 28               | I/O 28       |
| 29         | I/O 29      | 30               | I/O 30       |
| 31         | I/O 31      | 32               | I/O 32       |
| 33         | I/O 33      | 34               | I/O 34       |
| 35         | I/O 35      | 36               | I/O 36       |
| 37         | I/O 37      | 38               | I/O 38       |
| 39         | I/O 39      | 40               | I/O 40       |
| 41         | I/O 41      | 42               | I/O 42       |
| 43         | I/O 43      | 44               | I/O 44       |
| 45         | I/O 45      | 46               | I/O 46       |
| 47         | I/O 47      | 48               | I/O 48       |
| 49         | I/O 49      | 50               | I/O 50       |
| 51         | I/O 51      | 52               | I/O 52       |
| 53         | I/O 53      | 54               | I/O 54       |
| 55         | I/O 55      | 56               | I/O 56       |
| 57         | I/O 57      | 58               | I/O 58       |
| 59         | I/O 59      | 60               | I/O 60       |
| 61         | I/O 61      | 62               | I/O 62       |
| 63         | I/O 63      | 64               | I/O 64       |
| Table A-10 |             | 4 and J24 Connec | tar Din auto |

Table A-10

PMC J14 and J24 Connector Pin-outs

## A.5.7 XMC Connector (J25) Pin-out

PMC Site 2 is also equipped with an XMC interface connector. The pin-out of this connector is shown below.

| Pin | Row A   | Row B   | Row C     | Row D  | Row E         | Row F   |
|-----|---------|---------|-----------|--------|---------------|---------|
| 1   | PET0p0  | PET0n0  | +3.3V     | PET0p1 | PET0p1 PET0n1 |         |
| 2   | GND     | GND     | PULL DOWN | GND    | GND           | RESET#  |
| 3   | PET0p2  | PET0n2  | +3.3V     | PET0p3 | PET0n3        | +5V     |
| 4   | GND     | GND     | PULL DOWN | GND    | GND           | PULL UP |
| 5   | PET0p4  | PET0n4  | +3.3V     | PET0p5 | PET0n5        | +5V     |
| 6   | GND     | GND     | PULL UP   | GND    | GND           | +12V    |
| 7   | PET0p6  | PET0n6  | +3.3V     | PET0p7 | PET0n7        | +5V     |
| 8   | GND     | GND     | PULL UP   | GND    | GND           | -12V    |
| 9   | NC      | NC      | NC        | NC     | NC            | +5V     |
| 10  | GND     | GND     | NC        | GND    | GND           | GA0     |
| 11  | PER0p0  | PER0n0  | MBIST#    | PER0p1 | PER0n1        | +5V     |
| 12  | GND     | GND     | GA1       | GND    | GND           | PRSNT#  |
| 13  | PER0p2  | PER0n2  | +3.3V     | PER0p3 | PER0n3        | +5V     |
| 14  | GND     | GND     | GA2       | GND    | GND           | MSDA    |
| 15  | PER0p4  | PER0n4  | NC        | PER0p5 | PER0n5        | +5V     |
| 16  | GND     | GND     | PULL UP   | GND    | GND           | MSCL    |
| 17  | PER0p6  | PER0n6  | NC        | PER0p7 | PER0n7        | NC      |
| 18  | GND     | GND     | NC        | GND    | GND           | NC      |
| 19  | REFCLK+ | REFCLK- | NC        | WAKE#  | NC            | NC      |

Table A-11

XMC J25 Connector Pin-outs

**NOTE** The terminology in the above table matches that used in the XMC specification, VITA 42.3. The PET0xx signals are used to receive data from the XMC module (ie. they are the XMC module's transmit signals). The PER0xx signals are used to send data to the XMC module (ie. they are the XMC module's receive signals).

## A.5.8 Ethernet Connector (P2) Pin-out

The front panel Ethernet Interface uses an 8-way RJ45 connector with the following pin-out:

| Pin No. | Signal Name |  |  |
|---------|-------------|--|--|
| 1       | DA          |  |  |
| 2       | DA#         |  |  |
| 3       | DB          |  |  |
| 4       | DC          |  |  |
| 5       | DC#         |  |  |
| 6       | DB#         |  |  |
| 7       | DD          |  |  |
| 8       | DD#         |  |  |

Table A-12

Ethernet RJ-45 P2 Connector Pin-outs

A.5.9 Port 80 (S1) Pin-outs Port 80 may be used for debugging purposes and the pin-out for the connector that provides its output signals is shown below. The connector also includes a Port 81 select signal as the BIOS writes status information to that port (see Section 9.12).

| Pin No.              | Signal Name      |  |  |
|----------------------|------------------|--|--|
| 1                    | GND              |  |  |
| 2                    | NC               |  |  |
| 3                    | Port 80 Select # |  |  |
| 4                    | NC               |  |  |
| 5                    | D3               |  |  |
| 6                    | D7               |  |  |
| 7                    | D2               |  |  |
| 8                    | D6               |  |  |
| 9                    | D1               |  |  |
| 10                   | D5               |  |  |
| 11                   | D0               |  |  |
| 12                   | D4               |  |  |
| 13                   | +5 Volts         |  |  |
| 14                   | Port 81 Select # |  |  |
| # Denotes active low |                  |  |  |

Table A-13

Port 80 S1 Connector Pin-outs

## A.5.10 Shared Front Panel Connector (J6) Pin-outs

This connector provides access to the keyboard, mouse, VGA video, COM1 serial port and USB0 port interfaces. It is a female high-density 26-way D-type connector. The pin-out is as follows.



Figure A-3

**Shared Front Panel Connector Layout** 

| Pin No. | Signal Name   | Pin No. | Signal Name | Pin No. | Signal Name |
|---------|---------------|---------|-------------|---------|-------------|
| 26      | KBD/Mouse VCC | 18      | KBD Data    | 9       | Mouse Data  |
| 25      | 25 GND        |         | KBD Clock   | 8       | Mouse Clock |
| 24      | USBD0         | 16      | TXD         | 7       | RXD         |
| 23      | USBD0#        | 15      | RTS         | 6       | CTS         |
| 22      | DDC Clock     | 14      | USB Power   | 5       | GND         |
| 21      | VSYNC         | 13      | GND         | 4       | GND         |
| 20      | HSYNC         | 12      | Blue GND    | 3       | Blue        |
| 19      | DDC Data      | 11      | Green GND   | 2       | Green       |
|         |               | 10      | Red GND     | 1       | Red         |

 Table A-14
 Shared Front Panel Connector (J6) Pin-outs

A splitter cable to access the various interfaces is available from Concurrent Technologies as part number CB 26D/125-00.

**CAUTION:** There is a danger of damage to the board if, instead of the CB 26D/125-00, the similar splitter cable CB 26D/124-00 is connected and RS232 connections are made from an external serial device. The keyboard, mouse and VGA video interfaces on CB 26D124-00 may be used without any risk of damage.